

# S-19104/19106 Series

FOR AUTOMOTIVE 105°C OPERATION BUILT-IN DELAY CIRCUIT (EXTERNAL DELAY TIME SETTING)
VOLTAGE DETECTOR WITH SENSE PIN

www.ablic.com

© ABLIC Inc., 2014-2016 Rev.1.2\_01

The S-19104/19106 Series is a high-accuracy voltage detector developed using CMOS technology. The detection voltage is fixed internally with an accuracy of  $\pm 3.5\%$  ( $-V_{DET(S)} \ge 2.2 \text{ V}$ ). It operates with current consumption of 500 nA typ.

Apart from the power supply pin, the detection voltage input pin (SENSE pin) is also prepared, so the output is stable even if the SENSE pin falls to 0 V.

The release signal can be delayed by setting a capacitor externally, and the release delay time accuracy is  $\pm 34\%$  (C<sub>D</sub> = 4.7 nF, Ta =  $-40^{\circ}$ C to  $+105^{\circ}$ C).

Two output forms Nch open-drain output and CMOS output are available.

Caution This product can be used in vehicle equipment and in-vehicle equipment. Before using the product in the purpose, contact to ABLIC Inc. is indispensable.

#### ■ Features

Detection voltage:
 1.0 V to 5.0 V (0.1 V step)

• Detection voltage accuracy:  $\pm 3.5\%$  (2.2 V  $\leq$  -V<sub>DET(S)</sub>  $\leq$  5.0 V, Ta = -40°C to +105°C)

 $\pm (2.5\% + 22 \text{ mV}) \text{ } (1.0 \text{ V} \leq -\text{V}_{\text{DET(S)}} < 2.2 \text{ V}, \text{ Ta = } -40 ^{\circ}\text{C to } +105 ^{\circ}\text{C})$ 

Current consumption: 500 nA typ.
 Operation voltage range: 0.95 V to 10.0 V

• Hysteresis width:  $5\% \pm 2\%$  (Ta = -40°C to +105°C)

• Release delay time accuracy:  $\pm 34\%$  (C<sub>D</sub> = 4.7 nF, Ta = -40°C to +105°C)

Output form:
 Nch open-drain output (Active "L")

CMOS output (Active "L")

• Operation temperature range: Ta = -40°C to +105°C

• Lead-free (Sn 100%), halogen-free

AEC-Q100 qualified\*1

## Applications

• For automotive use (accessory, car navigation system, car audio system, etc.)

## ■ Package

SOT-23-5

<sup>\*1.</sup> Contact our sales office for details.

# **■** Block Diagrams

# 1. S-19104/19106 Series N type (Nch open-drain output)



| Function     | Status     |
|--------------|------------|
| Output logic | Active "L" |

\*1. Parasitic diode

Figure 1

# 2. S-19104/19106 Series C type (CMOS output)



| Function     | Status     |
|--------------|------------|
| Output logic | Active "L" |

\*1. Parasitic diode

Figure 2

2 ABLIC Inc.

#### ■ AEC-Q100 Qualified

This IC supports AEC-Q100 for operation temperature grade 2. Contact our sales office for details of AEC-Q100 reliability specification.

#### ■ Product Name Structure

Users can select the output form and detection voltage value for the S-19104/19106 Series.

Refer to "1. Product name" regarding the contents of product name, "2. Function list of product types" regarding the product types, "3. Package" regarding the package drawings and "4. Product name list" regarding details of product name.

#### 1. Product name



- \*1. Refer to the tape drawing.
- \*2. Refer to "2. Function list of product types".
- \*3. If you request the product with output logic active "H", contact our sales office.
- \*4. Refer to "■ Pin Configurations".

#### 2. Function list of product types

Table 1

| Product Type | Output Form           | Output Logic | Package  |  |
|--------------|-----------------------|--------------|----------|--|
| N            | Nch open-drain output | Active "L"   | SOT-23-5 |  |
| С            | CMOS output           | Active "L"   | SOT-23-5 |  |

#### 3. Package

Table 2 Package Drawing Codes

| Package Name | Dimension    | Tape         | Reel         |  |
|--------------|--------------|--------------|--------------|--|
| SOT-23-5     | MP005-A-P-SD | MP005-A-C-SD | MP005-A-R-SD |  |

## 4. Product name list

## 4. 1 S-19104 Series N type

Output form: Nch open-drain output (Active "L")

Table 3

| Detection Voltage          | SOT-23-5          |
|----------------------------|-------------------|
| 1.0 V ± (2.5% + 22 mV)     | S-19104N10H-M5T1U |
| 1.1 V ± (2.5% + 22 mV)     | S-19104N11H-M5T1U |
| 1.2 V ± (2.5% + 22 mV)     | S-19104N12H-M5T1U |
| 1.3 V ± (2.5% + 22 mV)     | S-19104N13H-M5T1U |
| 1.4 V ± (2.5% + 22 mV)     | S-19104N14H-M5T1U |
| 1.5 V ± (2.5% + 22 mV)     | S-19104N15H-M5T1U |
| 1.6 V ± (2.5% + 22 mV)     | S-19104N16H-M5T1U |
| 1.7 V ± (2.5% + 22 mV)     | S-19104N17H-M5T1U |
| 1.8 V ± (2.5% + 22 mV)     | S-19104N18H-M5T1U |
| 1.9 V ± (2.5% + 22 mV)     | S-19104N19H-M5T1U |
| 2.0 V ± (2.5% + 22 mV)     | S-19104N20H-M5T1U |
| 2.1 V ± (2.5% + 22 mV)     | S-19104N21H-M5T1U |
| 2.2 V ± 3.5%               | S-19104N22H-M5T1U |
| 2.3 V ± 3.5%               | S-19104N23H-M5T1U |
| 2.4 V ± 3.5%               | S-19104N24H-M5T1U |
| 2.5 V ± 3.5%               | S-19104N25H-M5T1U |
| 2.6 V ± 3.5%               | S-19104N26H-M5T1U |
| 2.7 V ± 3.5%               | S-19104N27H-M5T1U |
| 2.8 V ± 3.5%               | S-19104N28H-M5T1U |
| 2.9 V ± 3.5%               | S-19104N29H-M5T1U |
| 3.0 V ± 3.5%               | S-19104N30H-M5T1U |
| 3.1 V ± 3.5%               | S-19104N31H-M5T1U |
| 3.2 V ± 3.5%               | S-19104N32H-M5T1U |
| $3.3~\text{V}\pm3.5\%$     | S-19104N33H-M5T1U |
| 3.4 V ± 3.5%               | S-19104N34H-M5T1U |
| $3.5~\text{V}\pm3.5\%$     | S-19104N35H-M5T1U |
| $3.6~V\pm3.5\%$            | S-19104N36H-M5T1U |
| $3.7~\textrm{V}\pm3.5\%$   | S-19104N37H-M5T1U |
| $3.8~\textrm{V} \pm 3.5\%$ | S-19104N38H-M5T1U |
| $3.9~\textrm{V}\pm3.5\%$   | S-19104N39H-M5T1U |
| $4.0~\textrm{V} \pm 3.5\%$ | S-19104N40H-M5T1U |
| $4.1~V \pm 3.5\%$          | S-19104N41H-M5T1U |
| $4.2~\textrm{V}\pm3.5\%$   | S-19104N42H-M5T1U |
| $4.3~\textrm{V}\pm3.5\%$   | S-19104N43H-M5T1U |
| $4.4~V \pm 3.5\%$          | S-19104N44H-M5T1U |
| $4.5~V \pm 3.5\%$          | S-19104N45H-M5T1U |
| $4.6~V \pm 3.5\%$          | S-19104N46H-M5T1U |
| $4.7~V \pm 3.5\%$          | S-19104N47H-M5T1U |
| 4.8 V ± 3.5%               | S-19104N48H-M5T1U |
| $4.9 \ V \pm 3.5\%$        | S-19104N49H-M5T1U |
| $5.0~\textrm{V} \pm 3.5\%$ | S-19104N50H-M5T1U |

# 4. 2 S-19104 Series C type

Output form: CMOS output (Active "L")

Table 4

| Detection Voltage        | SOT-23-5          |
|--------------------------|-------------------|
| 1.0 V ± (2.5% + 22 mV)   | S-19104C10H-M5T1U |
| 1.1 V ± (2.5% + 22 mV)   | S-19104C11H-M5T1U |
| 1.2 V ± (2.5% + 22 mV)   | S-19104C12H-M5T1U |
| 1.3 V ± (2.5% + 22 mV)   | S-19104C13H-M5T1U |
| 1.4 V ± (2.5% + 22 mV)   | S-19104C14H-M5T1U |
| 1.5 V ± (2.5% + 22 mV)   | S-19104C15H-M5T1U |
| 1.6 V ± (2.5% + 22 mV)   | S-19104C16H-M5T1U |
| 1.7 V ± (2.5% + 22 mV)   | S-19104C17H-M5T1U |
| 1.8 V ± (2.5% + 22 mV)   | S-19104C18H-M5T1U |
| 1.9 V ± (2.5% + 22 mV)   | S-19104C19H-M5T1U |
| 2.0 V ± (2.5% + 22 mV)   | S-19104C20H-M5T1U |
| 2.1 V ± (2.5% + 22 mV)   | S-19104C21H-M5T1U |
| 2.2 V ± 3.5%             | S-19104C22H-M5T1U |
| 2.3 V ± 3.5%             | S-19104C23H-M5T1U |
| $2.4~\textrm{V}\pm3.5\%$ | S-19104C24H-M5T1U |
| $2.5~\textrm{V}\pm3.5\%$ | S-19104C25H-M5T1U |
| $2.6~\textrm{V}\pm3.5\%$ | S-19104C26H-M5T1U |
| 2.7 V ± 3.5%             | S-19104C27H-M5T1U |
| $2.8~V \pm 3.5\%$        | S-19104C28H-M5T1U |
| 2.9 V ± 3.5%             | S-19104C29H-M5T1U |
| 3.0 V ± 3.5%             | S-19104C30H-M5T1U |
| 3.1 V ± 3.5%             | S-19104C31H-M5T1U |
| 3.2 V ± 3.5%             | S-19104C32H-M5T1U |
| 3.3 V ± 3.5%             | S-19104C33H-M5T1U |
| 3.4 V ± 3.5%             | S-19104C34H-M5T1U |
| 3.5 V ± 3.5%             | S-19104C35H-M5T1U |
| 3.6 V ± 3.5%             | S-19104C36H-M5T1U |
| 3.7 V ± 3.5%             | S-19104C37H-M5T1U |
| 3.8 V ± 3.5%             | S-19104C38H-M5T1U |
| 3.9 V ± 3.5%             | S-19104C39H-M5T1U |
| 4.0 V ± 3.5%             | S-19104C40H-M5T1U |
| 4.1 V ± 3.5%             | S-19104C41H-M5T1U |
| 4.2 V ± 3.5%             | S-19104C42H-M5T1U |
| 4.3 V ± 3.5%             | S-19104C43H-M5T1U |
| 4.4 V ± 3.5%             | S-19104C44H-M5T1U |
| 4.5 V ± 3.5%             | S-19104C45H-M5T1U |
| 4.6 V ± 3.5%             | S-19104C46H-M5T1U |
| 4.7 V ± 3.5%             | S-19104C47H-M5T1U |
| 4.8 V ± 3.5%             | S-19104C48H-M5T1U |
| 4.9 V ± 3.5%             | S-19104C49H-M5T1U |
| 5.0 V ± 3.5%             | S-19104C50H-M5T1U |

## 4. 3 S-19106 Series N type

Output form: Nch open-drain output (Active "L")

Table 5

| Detection Voltage                                                                          | SOT-23-5                               |
|--------------------------------------------------------------------------------------------|----------------------------------------|
| 1.0 V ± (2.5% + 22 mV)                                                                     | S-19106N10H-M5T1U                      |
| $1.0 \text{ V} \pm (2.5\% + 22 \text{ mV})$<br>$1.1 \text{ V} \pm (2.5\% + 22 \text{ mV})$ | S-19106N11H-M5T1U                      |
| $1.1 \text{ V} \pm (2.5\% + 22 \text{ mV})$<br>$1.2 \text{ V} \pm (2.5\% + 22 \text{ mV})$ | S-19106N12H-M5T1U                      |
| $1.2 \text{ V} \pm (2.5\% + 22 \text{ mV})$<br>$1.3 \text{ V} \pm (2.5\% + 22 \text{ mV})$ | S-19106N13H-M5T1U                      |
|                                                                                            | S-19106N14H-M5T1U                      |
| $1.4 \text{ V} \pm (2.5\% + 22 \text{ mV})$                                                | S-19106N15H-M5T1U                      |
| 1.5 V ± (2.5% + 22 mV)<br>1.6 V ± (2.5% + 22 mV)                                           |                                        |
|                                                                                            | S-19106N16H-M5T1U<br>S-19106N17H-M5T1U |
| $1.7 \text{ V} \pm (2.5\% + 22 \text{ mV})$                                                |                                        |
| 1.8 V ± (2.5% + 22 mV)<br>1.9 V ± (2.5% + 22 mV)                                           | S-19106N18H-M5T1U                      |
| ,                                                                                          | S-19106N19H-M5T1U                      |
| 2.0 V ± (2.5% + 22 mV)                                                                     | S-19106N20H-M5T1U                      |
| 2.1 V ± (2.5% + 22 mV)                                                                     | S-19106N21H-M5T1U                      |
| $2.2 \text{ V} \pm 3.5\%$                                                                  | S-19106N22H-M5T1U                      |
| $2.3 \text{ V} \pm 3.5\%$                                                                  | S-19106N23H-M5T1U                      |
| 2.4 V ± 3.5%                                                                               | S-19106N24H-M5T1U                      |
| 2.5 V ± 3.5%                                                                               | S-19106N25H-M5T1U                      |
| 2.6 V ± 3.5%                                                                               | S-19106N26H-M5T1U                      |
| 2.7 V ± 3.5%                                                                               | S-19106N27H-M5T1U                      |
| 2.8 V ± 3.5%                                                                               | S-19106N28H-M5T1U                      |
| 2.9 V ± 3.5%                                                                               | S-19106N29H-M5T1U                      |
| 3.0 V ± 3.5%                                                                               | S-19106N30H-M5T1U                      |
| 3.1 V ± 3.5%                                                                               | S-19106N31H-M5T1U                      |
| 3.2 V ± 3.5%                                                                               | S-19106N32H-M5T1U                      |
| 3.3 V ± 3.5%                                                                               | S-19106N33H-M5T1U                      |
| 3.4 V ± 3.5%                                                                               | S-19106N34H-M5T1U                      |
| 3.5 V ± 3.5%                                                                               | S-19106N35H-M5T1U                      |
| 3.6 V ± 3.5%                                                                               | S-19106N36H-M5T1U                      |
| 3.7 V ± 3.5%                                                                               | S-19106N37H-M5T1U                      |
| 3.8 V ± 3.5%                                                                               | S-19106N38H-M5T1U                      |
| 3.9 V ± 3.5%                                                                               | S-19106N39H-M5T1U                      |
| 4.0 V ± 3.5%                                                                               | S-19106N40H-M5T1U                      |
| 4.1 V ± 3.5%                                                                               | S-19106N41H-M5T1U                      |
| 4.2 V ± 3.5%                                                                               | S-19106N42H-M5T1U                      |
| 4.3 V ± 3.5%                                                                               | S-19106N43H-M5T1U                      |
| 4.4 V ± 3.5%                                                                               | S-19106N44H-M5T1U                      |
| 4.5 V ± 3.5%                                                                               | S-19106N45H-M5T1U                      |
| 4.6 V ± 3.5%                                                                               | S-19106N46H-M5T1U                      |
| 4.7 V ± 3.5%                                                                               | S-19106N47H-M5T1U                      |
| 4.8 V ± 3.5%                                                                               | S-19106N48H-M5T1U                      |
| 4.9 V ± 3.5%                                                                               | S-19106N49H-M5T1U                      |
| $5.0~\text{V} \pm 3.5\%$                                                                   | S-19106N50H-M5T1U                      |

# 4. 4 S-19106 Series C type

Output form: CMOS output (Active "L")

Table 6

| Detection Voltage           | SOT-23-5          |
|-----------------------------|-------------------|
| 1.0 V ± (2.5% + 22 mV)      | S-19106C10H-M5T1U |
| 1.1 V ± (2.5% + 22 mV)      | S-19106C11H-M5T1U |
| 1.2 V ± (2.5% + 22 mV)      | S-19106C12H-M5T1U |
| 1.3 V ± (2.5% + 22 mV)      | S-19106C13H-M5T1U |
| 1.4 V ± (2.5% + 22 mV)      | S-19106C14H-M5T1U |
| 1.5 V ± (2.5% + 22 mV)      | S-19106C15H-M5T1U |
| 1.6 V ± (2.5% + 22 mV)      | S-19106C16H-M5T1U |
| 1.7 V ± (2.5% + 22 mV)      | S-19106C17H-M5T1U |
| $1.8~V \pm (2.5\% + 22~mV)$ | S-19106C18H-M5T1U |
| 1.9 V ± (2.5% + 22 mV)      | S-19106C19H-M5T1U |
| $2.0~V \pm (2.5\% + 22~mV)$ | S-19106C20H-M5T1U |
| 2.1 V ± (2.5% + 22 mV)      | S-19106C21H-M5T1U |
| $2.2~\textrm{V} \pm 3.5\%$  | S-19106C22H-M5T1U |
| $2.3~V \pm 3.5\%$           | S-19106C23H-M5T1U |
| 2.4 V ± 3.5%                | S-19106C24H-M5T1U |
| 2.5 V ± 3.5%                | S-19106C25H-M5T1U |
| 2.6 V ± 3.5%                | S-19106C26H-M5T1U |
| 2.7 V ± 3.5%                | S-19106C27H-M5T1U |
| 2.8 V ± 3.5%                | S-19106C28H-M5T1U |
| 2.9 V ± 3.5%                | S-19106C29H-M5T1U |
| 3.0 V ± 3.5%                | S-19106C30H-M5T1U |
| 3.1 V ± 3.5%                | S-19106C31H-M5T1U |
| 3.2 V ± 3.5%                | S-19106C32H-M5T1U |
| 3.3 V ± 3.5%                | S-19106C33H-M5T1U |
| 3.4 V ± 3.5%                | S-19106C34H-M5T1U |
| 3.5 V ± 3.5%                | S-19106C35H-M5T1U |
| 3.6 V ± 3.5%                | S-19106C36H-M5T1U |
| 3.7 V ± 3.5%                | S-19106C37H-M5T1U |
| 3.8 V ± 3.5%                | S-19106C38H-M5T1U |
| 3.9 V ± 3.5%                | S-19106C39H-M5T1U |
| 4.0 V ± 3.5%                | S-19106C40H-M5T1U |
| 4.1 V ± 3.5%                | S-19106C41H-M5T1U |
| 4.2 V ± 3.5%                | S-19106C42H-M5T1U |
| 4.3 V ± 3.5%                | S-19106C43H-M5T1U |
| 4.4 V ± 3.5%                | S-19106C44H-M5T1U |
| 4.5 V ± 3.5%                | S-19106C45H-M5T1U |
| 4.6 V ± 3.5%                | S-19106C46H-M5T1U |
| 4.7 V ± 3.5%                | S-19106C47H-M5T1U |
| 4.8 V ± 3.5%                | S-19106C48H-M5T1U |
| 4.9 V ± 3.5%                | S-19106C49H-M5T1U |
| 5.0 V ± 3.5%                | S-19106C50H-M5T1U |

# **■** Pin Configurations

## 1. S-19104 Series

## 1.1 SOT-23-5

Top view



Figure 3

#### Table 7

| Pin No. | Symbol | Description                        |  |
|---------|--------|------------------------------------|--|
| 1       | OUT    | Voltage detection output pin       |  |
| 2       | VDD    | Power supply pin                   |  |
| 3       | VSS    | GND pin                            |  |
| 4       | CD     | Connection pin for delay capacitor |  |
| 5       | SENSE  | Detection voltage input pin        |  |

## 2. S-19106 Series

## 2.1 SOT-23-5

Top view



Figure 4

## Table 8

|   | Pin No. | Symbol | Description                        |  |
|---|---------|--------|------------------------------------|--|
| ı | 1       | OUT    | Voltage detection output pin       |  |
|   | 2       | VSS    | GND pin                            |  |
| ı | 3       | VDD    | Power supply pin                   |  |
|   | 4       | SENSE  | Detection voltage input pin        |  |
|   | 5       | CD     | Connection pin for delay capacitor |  |

# ■ Absolute Maximum Ratings

Table 9

(Ta = -40°C to +105°C unless otherwise specified)

| Item                          |                               | Symbol             | Absolute Maximum Rating      | Unit |
|-------------------------------|-------------------------------|--------------------|------------------------------|------|
| Power supply voltage          |                               | $V_{DD} - V_{SS}$  | 12.0                         | V    |
| CD pin input voltage          |                               | $V_{CD}$           | $V_{SS}-0.3$ to $V_{DD}+0.3$ | V    |
| SENSE pin input voltage       |                               | V <sub>SENSE</sub> | $V_{SS} - 0.3$ to 12.0       | V    |
| 0 1 1 1 1 1 1 1 1 1           | Nch open-drain output product |                    | $V_{SS} - 0.3$ to 12.0       | V    |
| Output voltage                | CMOS output product           | V <sub>OUT</sub>   | $V_{SS}-0.3$ to $V_{DD}+0.3$ | V    |
| Output current                |                               | I <sub>OUT</sub>   | 50                           | mA   |
| Operation ambient temperature |                               | T <sub>opr</sub>   | −40 to +105                  | °C   |
| Storage temperature           |                               | T <sub>stg</sub>   | -40 to +125                  | °C   |

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.

## **■** Thermal Resistance Value

Table 10

| Item                                     | Symbol        | Condition |         | Min. | Тур. | Max. | Unit |
|------------------------------------------|---------------|-----------|---------|------|------|------|------|
| Junction-to-ambient thermal resistance*1 | $\theta_{ja}$ | SOT-23-5  | Board 1 | _    | 192  | _    | °C/W |
|                                          |               |           | Board 2 | -    | 160  | -    | °C/W |

<sup>\*1.</sup> Test environment: compliance with JEDEC STANDARD JESD51-2A

**Remark** Refer to **"■ Thermal Characteristics**" for details of power dissipation and test board.

#### **■** Electrical Characteristics

#### 1. Nch open-drain output product

Table 11

(Ta = -40°C to +105°C unless otherwise specified)

|                                       |                            |                                                                                                                 | (1α –                             |                                                                     | 100 O u                |                                      |           | , , , , , ,     |
|---------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------------------------------------------------------------|------------------------|--------------------------------------|-----------|-----------------|
| Item                                  | Symbol                     | Condition                                                                                                       |                                   | Min.                                                                | Тур.                   | Max.                                 | Unit      | Test<br>Circuit |
| Detection voltage*1                   | -V <sub>DET</sub> 0.95 V ≤ | $0.95 \text{ V} \le \text{V}_{DD} \le 10.0 \text{ V}$                                                           | $1.0~V \leq -V_{DET(S)} < 2.2~V$  | $-V_{DET(S)} \\ \times 0.975 \\ -0.022$                             |                        | $-V_{DET(S)} \times 1.025 + 0.022$   | V         | 1               |
|                                       |                            |                                                                                                                 | $2.2~V \le -V_{DET(S)} \le 5.0~V$ | $\begin{array}{l} -V_{\text{DET(S)}} \\ \times \ 0.965 \end{array}$ | -V <sub>DET(S)</sub>   | $-V_{\text{DET(S)}} \\ \times 1.035$ | ٧         | 1               |
| Hysteresis width                      | V <sub>HYS</sub>           | -                                                                                                               |                                   | $-V_{DET} \times 0.03$                                              | $-V_{DET} \times 0.05$ | -V <sub>DET</sub> × 0.07             | ٧         | 1               |
| Current consumption*2                 | Iss                        | V <sub>DD</sub> = 10.0 V, V <sub>SENSE</sub> = -V <sub>DET(S)</sub> + 1.0 V                                     |                                   | _                                                                   | 0.50                   | 0.90                                 | μΑ        | 2               |
| Operation voltage                     | $V_{DD}$                   | _                                                                                                               |                                   | 0.95                                                                | I                      | 10.0                                 | >         | 1               |
|                                       | Іоит                       | Output transistor                                                                                               | $V_{DD} = 0.95 V$                 | 0.50                                                                | 1.00                   | _                                    | mA        | 3               |
| Output ourrant                        |                            | Nch                                                                                                             | V <sub>DD</sub> = 1.2 V           | 0.73                                                                | 1.33                   | _                                    | mA        | 3               |
| Output current                        |                            | $V_{DS}^{*3} = 0.5 \text{ V}$                                                                                   | V <sub>DD</sub> = 2.4 V           | 1.17                                                                | 2.39                   | _                                    | mA        | 3               |
|                                       |                            | V <sub>SENSE</sub> = 0.0 V                                                                                      | V <sub>DD</sub> = 4.8 V           | 1.49                                                                | 2.50                   | _                                    | mA        | 3               |
| Leakage current                       | I <sub>LEAK</sub>          | Output transistor<br>Nch<br>$V_{DD} = 10.0 \text{ V}, V_{DS}^{*3} = 10.0 \text{ V}, V_{SENSE} = 10.0 \text{ V}$ |                                   | -                                                                   | -                      | 1.2                                  | μΑ        | 3               |
| Detection<br>delay time <sup>*4</sup> | t <sub>DET</sub>           | V <sub>DD</sub> = 5.0 V                                                                                         |                                   | _                                                                   | 40                     | _                                    | μS        | 4               |
| Release                               | t <sub>RESET</sub>         | $V_{DD} = -V_{DET(S)} + 1.0 \text{ V}, C_D = 4.7 \text{ nF}$                                                    |                                   | 8.38                                                                | 12.69                  | 17.00                                | ms        | 4               |
| SENSE pin                             | D                          | $1.0 \text{ V} \le -V_{\text{DET(S)}} < 1.2 \text{ V}$                                                          |                                   | 4.0                                                                 | 19.0                   | 72.0                                 | МΩ        | 2               |
| resistance                            | R <sub>SENSE</sub>         | $1.2~V \leq -V_{DET(S)} \leq 5.0~V$                                                                             |                                   | 4.8                                                                 | 30.0                   | 189.0                                | $M\Omega$ | 2               |

<sup>\*1. -</sup>V<sub>DET</sub>: Actual detection voltage value, -V<sub>DET(S)</sub>: Set detection voltage value (the center value of the detection voltage range in **Table 3** or **Table 5**)

**<sup>\*2.</sup>** The current flowing through the SENSE pin resistance is not included.

<sup>\*3.</sup> V<sub>DS</sub>: Drain-to-source voltage of the output transistor

<sup>\*4.</sup> The time period from when the pulse voltage of 6.0 V  $\rightarrow$  -V<sub>DET(S)</sub> - 2.0 V or 0 V is applied to the SENSE pin to when V<sub>DUT</sub> reaches V<sub>DD</sub> / 2, after the output pin is pulled up to 5.0 V by the resistance of 470 k $\Omega$ .

<sup>\*5.</sup> The time period from when the pulse voltage of 0.95 V  $\rightarrow$  10.0 V is applied to the SENSE pin to when V<sub>OUT</sub> reaches V<sub>DD</sub>  $\times$  90%, after the output pin is pulled up to V<sub>DD</sub> by the resistance of 100 k $\Omega$ .

## 2. CMOS output product

Table 12

(Ta = -40°C to +105°C unless otherwise specified)

| Item                                  | Symbol             | Condition                                                                                                                                                      |                                                                                                      | Min.                                                         | Тур.                         | Max.                                                         | Unit           | Test<br>Circuit |
|---------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------------------------------|--------------------------------------------------------------|----------------|-----------------|
| Detection voltage*1                   | -V <sub>DET</sub>  | $0.95 \text{ V} \le V_{DD} \le 10.0 \text{ V}$                                                                                                                 | $1.0~V \le -V_{DET(S)} < 2.2~V$                                                                      | $-V_{DET(S)} \\ \times 0.975 \\ -0.022$                      | -V <sub>DET(S)</sub>         | $-V_{DET(S)} \times 1.025 + 0.022$                           | V              | 1               |
|                                       |                    |                                                                                                                                                                | $2.2 \text{ V} \leq -V_{\text{DET(S)}} \leq 5.0 \text{ V}$                                           | $\begin{array}{l} -V_{DET(S)} \\ \times \ 0.965 \end{array}$ | -V <sub>DET(S)</sub>         | $\begin{array}{c} -V_{DET(S)} \\ \times \ 1.035 \end{array}$ | V              | 1               |
| Hysteresis width                      | V <sub>HYS</sub>   | -                                                                                                                                                              |                                                                                                      | $\begin{array}{c} -V_{DET} \\ \times \ 0.03 \end{array}$     | $-V_{DET} \times 0.05$       | $-V_{DET} \times 0.07$                                       | V              | 1               |
| Current consumption*2                 | I <sub>SS</sub>    | $V_{DD} = 10.0 \text{ V}, V_{SENSE} = -V_{DET(S)} + 1.0 \text{ V}$                                                                                             |                                                                                                      | -                                                            | 0.50                         | 2.10                                                         | μΑ             | 2               |
| Operation voltage                     | $V_{DD}$           | _                                                                                                                                                              |                                                                                                      | 0.95                                                         | _                            | 10.0                                                         | V              | 1               |
|                                       |                    | Output transistor<br>Nch<br>$V_{DS}^{*3} = 0.5 \text{ V}$<br>$V_{SENSE} = 0.0 \text{ V}$                                                                       | $V_{DD} = 0.95 \text{ V}$ $V_{DD} = 1.2 \text{ V}$ $V_{DD} = 2.4 \text{ V}$ $V_{DD} = 4.8 \text{ V}$ | 0.50<br>0.73<br>1.17<br>1.49                                 | 1.00<br>1.33<br>2.39<br>2.50 | -<br>-<br>-                                                  | mA<br>mA<br>mA | 3 3 3           |
| Output current                        | l <sub>OUT</sub>   | Output transistor<br>Pch                                                                                                                                       | V <sub>DD</sub> = 4.8 V                                                                              | 1.62                                                         | 2.60                         | _                                                            | mA             | 5               |
|                                       |                    | $V_{DS}^{*3} = 0.5 \text{ V}$<br>$V_{SENSE} = 10.0 \text{ V}$                                                                                                  | V <sub>DD</sub> = 6.0 V                                                                              | 1.78                                                         | 2.86                         | _                                                            | mA             | 5               |
| Detection<br>delay time <sup>*4</sup> | t <sub>DET</sub>   | V <sub>DD</sub> = 5.0 V                                                                                                                                        |                                                                                                      | -                                                            | 40                           | _                                                            | μS             | 4               |
| Release<br>delay time <sup>*5</sup>   | t <sub>RESET</sub> | $V_{DD} = -V_{DET(S)} + 1.0 \text{ V}, C_D = 4.7 \text{ nF}$                                                                                                   |                                                                                                      | 8.38                                                         | 12.69                        | 17.00                                                        | ms             | 4               |
| SENSE pin resistance                  | R <sub>SENSE</sub> | $\begin{aligned} &1.0 \text{ V} \le -\text{V}_{\text{DET(S)}} < 1.2 \text{ V} \\ &1.2 \text{ V} \le -\text{V}_{\text{DET(S)}} \le 5.0 \text{ V} \end{aligned}$ |                                                                                                      | 4.0<br>4.8                                                   | 19.0<br>30.0                 | 72.0<br>189.0                                                | MΩ<br>MΩ       | 2 2             |

<sup>\*1. -</sup>V<sub>DET</sub>: Actual detection voltage value, -V<sub>DET(S)</sub>: Set detection voltage value (the center value of the detection voltage range in **Table 4** or **Table 6**)

<sup>\*2.</sup> The current flowing through the SENSE pin resistance is not included.

<sup>\*3.</sup> V<sub>DS</sub>: Drain-to-source voltage of the output transistor

<sup>\*4.</sup> The time period from when the pulse voltage of 6.0 V  $\rightarrow$  -V<sub>DET(S)</sub> - 2.0 V or 0 V is applied to the SENSE pin to when V<sub>OUT</sub> reaches V<sub>DD</sub> / 2.

<sup>\*5.</sup> The time period from when the pulse voltage of 0.95 V  $\rightarrow$  10.0 V is applied to the SENSE pin to when V<sub>OUT</sub> reaches V<sub>DD</sub>  $\times$  90%.

## **■ Test Circuits**



Figure 5 Test Circuit 1 (Nch open-drain output product)



Figure 6 Test Circuit 1 (CMOS output product)



Figure 7 Test Circuit 2



Figure 8 Test Circuit 3



Figure 9 Test Circuit 4 (Nch open-drain output product)



Figure 10 Test Circuit 4 (CMOS output product)



Figure 11 Test Circuit 5

## ■ Standard Circuits

## 1. Nch open-drain output product



\*1. The delay capacitor (C<sub>D</sub>) should be connected directly to the CD pin and the VSS pin.

Figure 12

## 2. CMOS output product



\*1. The delay capacitor  $(C_D)$  should be connected directly to the CD pin and the VSS pin.

Figure 13

Caution The above connection diagram and constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant.

## ■ Explanation of Terms

# 1. Detection voltage (-V<sub>DET</sub>)

The detection voltage is a voltage at which the output in **Figure 16** or **Figure 17** turns to "L". The detection voltage varies slightly among products of the same specification. The variation of detection voltage between the specified minimum ( $-V_{DET}$  min.) and the maximum ( $-V_{DET}$  max.) is called the detection voltage range (Refer to **Figure 14**).

Example: In the S-19104C18, the detection voltage is either one in the range of 1.733 V  $\leq$  -V<sub>DET</sub>  $\leq$  1.867 V. This means that some S-19104C18 have -V<sub>DET</sub> = 1.733 V and some have -V<sub>DET</sub> = 1.867 V.

# 2. Release voltage (+V<sub>DET</sub>)

The release voltage is a voltage at which the output in **Figure 16** or **Figure 17** turns to "H". The release voltage varies slightly among products of the same specification. The variation of release voltage between the specified minimum ( $+V_{DET}$  min.) and the maximum ( $+V_{DET}$  max.) is called the release voltage range (Refer to **Figure 15**). The range is calculated from the actual detection voltage ( $-V_{DET}$ ) of a product and is in the range of  $-V_{DET} \times 1.03 \le +V_{DET} \le -V_{DET} \times 1.07$ .

Example: For the S-19104C18, the release voltage is either one in the range of 1.785 V  $\leq$  +V<sub>DET</sub>  $\leq$  1.997 V. This means that some S-19104C18 have +V<sub>DET</sub> = 1.785 V and some have +V<sub>DET</sub> = 1.997 V.



Figure 14 Detection Voltage



Figure 16 Test Circuit of Detection Voltage and Release Voltage (Nch open-drain output product)



Figure 15 Release Voltage



Figure 17 Test Circuit of Detection Voltage and Release Voltage (CMOS output product)

#### 3. Hysteresis width (V<sub>HYS</sub>)

The hysteresis width is the voltage difference between the detection voltage and the release voltage (the voltage at point B – the voltage at point A =  $V_{HYS}$  in "Figure 21 Timing Chart of S-19104/19106 Series N Type" and "Figure 23 Timing Chart of S-19104/19106 Series C Type"). Setting the hysteresis width between the detection voltage and the release voltage, prevents malfunction caused by noise on the input voltage.

#### 4. Release delay time (t<sub>RESET</sub>)

The release delay time is the time period from when the input voltage to the SENSE pin exceeds the release voltage ( $+V_{DET}$ ) to when the output from the OUT pin inverts. The release delay time changes according to the delay capacitor ( $C_D$ ).



Figure 18 Release Delay Time

#### 5. Feed-through current

The feed-through current is a current that flows instantaneously to the VDD pin at the time of detection and release of a voltage detector. The feed-through current is large in CMOS output product, small in Nch open-drain output product.

## 6. Oscillation

In applications where an input resistor is connected (**Figure 19**), taking a CMOS output (active "L") product for example, the feed-through current which is generated when the output goes from "L" to "H" (at the time of release) causes a voltage drop equal to [feed-through current]  $\times$  [input resistance]. Since the VDD pin and the SENSE pin are shorted as in **Figure 19**, the SENSE pin voltage drops at the time of release. Then the SENSE pin voltage drops below the detection voltage and the output goes from "H" to "L". In this status, the feed-through current stops and its resultant voltage drop disappears, and the output goes from "L" to "H". The feed-through current is then generated again, a voltage drop appears, and repeating the process finally induces oscillation.



Figure 19 Example for Bad Implementation Due to Detection Voltage Change

## ■ Operation

## 1. Basic operation

#### 1. 1 S-19104/19106 Series N type

(1) When the power supply voltage  $(V_{DD})$  is the minimum operation voltage or higher, and the SENSE pin voltage  $(V_{SENSE})$  is the release voltage  $(+V_{DET})$  or higher, the Nch transistor is turned off to output  $V_{DD}$  ("H") when the output is pulled up. Since the Nch transistor (N1) is turned off, the input voltage to the comparator is  $(R_B + R_C) \bullet V_{SENSE}$ 

 $R_A + R_B + R_C$ 

(2) Even if  $V_{SENSE}$  decreases to  $+V_{DET}$  or lower,  $V_{DD}$  is output when  $V_{SENSE}$  is higher than the detection voltage  $(-V_{DET})$ .

When  $V_{SENSE}$  decreases to  $-V_{DET}$  or lower (point A in **Figure 21**), the Nch transistor is turned on. And then  $V_{SS}$  ("L") is output from the OUT pin after the elapse of the detection delay time ( $t_{DET}$ ).

At this time, N1 is turned on, and the input voltage to the comparator is  $\frac{R_B \bullet V_{SENSE}}{R_A + R_B}$ .

- (3) Even if  $V_{SENSE}$  further decreases to the IC's minimum operation voltage or lower, the output from the OUT pin is stable when  $V_{DD}$  is minimum operation voltage or higher.
- (4) Even if  $V_{SENSE}$  exceeds  $-V_{DET}$ ,  $V_{SS}$  is output when  $V_{SENSE}$  is lower than  $+V_{DET}$ .
- (5) When  $V_{SENSE}$  increases to  $+V_{DET}$  or higher (point B in **Figure 21**), the Nch transistor is turned off. And then  $V_{DD}$  is output from the OUT pin after the elapse of the release delay time ( $t_{RESET}$ ) when the output is pulled up.



#### \*1. Parasitic diode

Figure 20 Operation of S-19104/19106 Series N Type



Figure 21 Timing Chart of S-19104/19106 Series N Type

#### 1. 2 S-19104/19106 Series C type

(1) When the power supply voltage  $(V_{DD})$  is the minimum operation voltage or higher, and the SENSE pin voltage  $(V_{SENSE})$  is the release voltage  $(+V_{DET})$  or higher, the Nch transistor is turned off and the Pch transistor is turned on to output  $V_{DD}$  ("H"). Since the Nch transistor (N1) is turned off, the input voltage to the comparator is  $(R_B + R_C) \bullet V_{SENSE}$ 

$$R_A + R_B + R_C$$

(2) Even if  $V_{SENSE}$  decreases to  $+V_{DET}$  or lower,  $V_{DD}$  is output when  $V_{SENSE}$  is higher than the detection voltage  $(-V_{DET})$ .

When  $V_{SENSE}$  decreases to  $-V_{DET}$  or lower (point A in **Figure 23**), the Nch transistor is turned on and the Pch transistor is turned off. And then  $V_{SS}$  ("L") is output from the OUT pin after the elapse of the detection delay time ( $t_{DET}$ ).

At this time, N1 is turned on, and the input voltage to the comparator is  $\frac{R_B \bullet V_{SENSE}}{R_A + R_B}$ .

- (3) Even if  $V_{SENSE}$  further decreases to the IC's minimum operation voltage or lower, the output from the OUT pin is stable when  $V_{DD}$  is minimum operation voltage or higher.
- (4) Even if  $V_{SENSE}$  exceeds  $-V_{DET}$ ,  $V_{SS}$  is output when  $V_{SENSE}$  is lower than  $+V_{DET}$ .
- (5) When  $V_{SENSE}$  increases to  $+V_{DET}$  or higher (point B in **Figure 23**), the Nch transistor is turned off and the Pch transistor is turned on. And then  $V_{DD}$  is output from the OUT pin after the elapse of the release delay time ( $t_{RESET}$ ).



#### \*1. Parasitic diode

Figure 22 Operation of S-19104/19106 Series C Type



Figure 23 Timing Chart of S-19104/19106 Series C Type

#### 2. SENSE pin

#### 2. 1 Error when detection voltage is set externally

By connecting a node that was resistance-divided by the resistor  $(R_A)$  and the resistor  $(R_B)$  to the SENSE pin as seen in **Figure 24**, the detection voltage can be set externally.

For conventional products without the SENSE pin,  $R_A$  cannot be too large since the resistance-divided node must be connected to the VDD pin. This is because a feed-through current will flow through the VDD pin when it goes from detection to release, and if  $R_A$  is large, problems such as oscillation or larger error in the hysteresis width may

In the S-19104/19106 Series,  $R_A$  and  $R_B$  are easily made larger since the resistance-divided node can be connected to the SENSE pin through which no feed-through current flows. However, be careful of error in the current flowing through the internal resistance ( $R_{SENSE}$ ) that will occur.

Although  $R_{SENSE}$  in the S-19104/19106 Series is large (4 M $\Omega$  min.) to make the error small,  $R_A$  and  $R_B$  should be selected such that the error is within the allowable limits.

#### 2. 2 Selection of RA and RB

In **Figure 24**, the relation between the external setting detection voltage  $(V_{DX})$  and the actual detection voltage  $(-V_{DET})$  is ideally calculated by the equation below.

$$V_{DX} = -V_{DET} \times \left(1 + \frac{R_A}{R_B}\right) \qquad \cdots (1)$$

However, in reality there is an error in the current flowing through R<sub>SENSE</sub>.

When considering this error, the relation between V<sub>DX</sub> and –V<sub>DET</sub> is calculated as follows.

$$V_{DX} = -V_{DET} \times \left(1 + \frac{R_A}{R_B \parallel R_{SENSE}}\right)$$

$$= -V_{DET} \times \left(1 + \frac{R_A}{R_B \times R_{SENSE}}\right)$$

$$= -V_{DET} \times \left(1 + \frac{R_A}{R_B}\right) + \frac{R_A}{R_{SENSE}} \times -V_{DET} \qquad \cdots (2)$$

By using equations (1) and (2), the error is calculated as  $-V_{\text{DET}} \times \frac{-R_A}{-R_{\text{SENSE}}}.$ 

The error rate is calculated as follows by dividing the error by the right-hand side of equation (1).

$$\frac{R_A \times R_B}{R_{SENSE} \times (R_A + R_B)} \times 100 \, [\%] = \frac{R_A \parallel R_B}{R_{SENSE}} \times 100 \, [\%] \quad \cdots (3)$$

As seen in equation (3), the smaller the resistance values of  $R_A$  and  $R_B$  compared to  $R_{SENSE}$ , the smaller the error rate becomes.

Also, the relation between the external setting hysteresis width  $(V_{HX})$  and the hysteresis width  $(V_{HYS})$  is calculated by equation below. Error due to  $R_{SENSE}$  also occurs to the relation in a similar way to the detection voltage.



Figure 24 Detection Voltage External Setting Circuit

Caution If  $R_A$  and  $R_B$  are large, the SENSE pin input impedance becomes higher and may cause a malfunction due to noise. In this case, connect a capacitor between the SENSE pin and the VSS pin.

#### 2. 3 Power on sequence

Apply power in the order, the VDD pin then the SENSE pin.

As seen in **Figure 25**, when  $V_{SENSE} \ge +V_{DET}$ , the OUT pin output  $(V_{OUT})$  rises and the S-19104/19106 Series becomes the release status (normal operation).



Figure 25

Caution If power is applied in the order the SENSE pin then the VDD pin, an erroneous release may occur even if V<sub>SENSE</sub> < +V<sub>DET</sub>.

#### 2. 4 Precautions when shorting between the VDD pin and the SENSE pin

#### 2. 4. 1 Input resistor

Do not connect the input resistor (R<sub>A</sub>) when shorting between the VDD pin and the SENSE pin.

A feed-through current flows through the VDD pin at the time of release. When connecting the circuit shown as **Figure 26**, the feed-through current of the VDD pin flowing through  $R_A$  will cause a drop in  $V_{SENSE}$  at the time of release.

At that time, oscillation may occur if  $V_{\text{SENSE}} \leq -V_{\text{DET}}.$ 



Figure 26

## 2. 4. 2 Parasitic resistance and parasitic capacitance

Due to the difference in parasitic resistance and parasitic capacitance of the VDD pin and the SENSE pin, power may be applied to the SENSE pin first.

Note that an erroneous release may occur if this happens (refer to "2.3 Power on sequence").

Caution In CMOS output product, make sure that the VDD pin input impedance does not become too high, regardless of the above. Since a feed-through current is large, a malfunction may occur if the VDD pin voltage changes greatly at the time of release.

#### 2. 5 Malfunction when V<sub>DD</sub> falls

As seen in **Figure 27**, note that if the VDD pin voltage  $(V_{DD})$  drops steeply below 1.2 V when  $-V_{DET} < V_{SENSE} < +V_{DET}$ , erroneous detection may occur.

When  $V_{DD\ Low} \ge 1.2\ V$ , erroneous detection does not occur.

When  $V_{DD\_Low} < 1.2 \text{ V}$ , the more the  $V_{DD}$  falling amplitude increases or the shorter the falling time becomes, the easier the erroneous detection.

Perform thorough evaluation in actual application.



Figure 27

The S-19104C50 example in Figure 28 shows an example of erroneous detection boundary conditions.



Figure 28

Remark Test conditions

Product name: S-19104C50  $V_{SENSE}$ :  $-V_{DET(S)} + 0.1 V$ 

 $V_{DD\_High}$ : VDD pin voltage before falling  $V_{DD\_Low}$ : VDD pin voltage after falling (0.95 V)

 $\Delta V_{DD} : \hspace{1cm} V_{DD\_High} - V_{DD\_Low}$ 

 $t_F$ : Falling time of  $V_{DD}$  from  $V_{DD}$  High  $-\Delta V_{DD} \times 10\%$  to  $V_{DD}$  Low  $+\Delta V_{DD} \times 10\%$ 



Figure 29

## 3. Delay circuit

The delay circuit has the function that adjusts the release delay time ( $t_{RESET}$ ) from when the SENSE pin voltage ( $V_{SENSE}$ ) reaches release voltage ( $V_{DET}$ ) to when the output from OUT pin inverts.

 $t_{RESET}$  is determined by the delay coefficient, the delay capacitor ( $C_D$ ), and the release delay time when the CD pin is open ( $t_{RESETO}$ ), and calculated by the equation below.

 $t_{RESET}$  [ms] = Delay coefficient ×  $C_D$  [nF] +  $t_{RESET0}$  [ms]

Table 13

| Operation   | Delay Coefficient |      |      |  |  |
|-------------|-------------------|------|------|--|--|
| Temperature | Min.              | Typ. | Max. |  |  |
| Ta = +105°C | 1.78              | 2.29 | 3.13 |  |  |
| Ta = +25°C  | 2.30              | 2.66 | 3.07 |  |  |
| Ta = -40°C  | 2.68              | 3.09 | 3.57 |  |  |

Table 14

| Operation   | Release Delay Time when CD Pin is Open (treseto) |          |          |  |  |
|-------------|--------------------------------------------------|----------|----------|--|--|
| Temperature | Min.                                             | Тур.     | Max.     |  |  |
| Ta = +105°C | 0.020 ms                                         | 0.049 ms | 0.130 ms |  |  |
| Ta = +25°C  | 0.021 ms                                         | 0.059 ms | 0.164 ms |  |  |
| Ta = -40°C  | 0.024 ms                                         | 0.074 ms | 0.202 ms |  |  |

- Caution 1. Mounted board layout should be made in such a way that no current flows into or flows from the CD pin since the impedance of the CD pin is high, otherwise correct delay time cannot be provided.
  - 2. There is no limit for the capacitance of  $C_D$  as long as the leakage current of the capacitor can be ignored against the built-in constant current value (30 nA to 200 nA).
  - 3. The detection delay time ( $t_{DET}$ ) cannot be adjusted by  $C_{D.}$

#### ■ Precautions

- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- In CMOS output product of the S-19104/19106 Series, the feed-through current flows at the time of detection and release. If the VDD pin input impedance is high, malfunction may occur due to the voltage drop by the feed-through current when releasing.
- In CMOS output product, oscillation may occur if a pull-down resistor is connected and falling speed of the SENSE pin voltage (V<sub>SENSE</sub>) is slow near the detection voltage when the VDD pin and the SENSE pin are shorted.
- When designing for mass production using an application circuit described herein, the product deviation and temperature characteristics of the external parts should be taken into consideration. ABLIC Inc. shall not bear any responsibility for patent infringements related to products using the circuits described herein.
- ABLIC Inc. claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.

# ■ Characteristics (Typical Data)

## 1. Detection voltage (-V<sub>DET</sub>), Release voltage (+V<sub>DET</sub>) vs. Temperature (Ta)







## 2. Hysteresis width (V<sub>HYS</sub>) vs. Temperature (Ta)







# 3. Detection voltage (-V<sub>DET</sub>) vs. Power supply voltage (V<sub>DD</sub>)







## 4. Hysteresis width (V<sub>HYS</sub>) vs. Power supply voltage (V<sub>DD</sub>)







# 5. Current consumption ( $I_{SS}$ ) vs. Power supply voltage ( $V_{DD}$ )

## S-19104C10



#### S-19104C10



#### S-19104C24



#### S-19104C24



## S-19104C50



## S-19104C50



# 6. Current consumption ( $I_{SS}$ ) vs. SENSE pin input voltage ( $V_{SENSE}$ )









## 7. Current consumption (I<sub>SS</sub>) vs. Temperature (Ta)







### 8. Nch transistor output current ( $I_{OUT}$ ) vs. $V_{DS}$







## 9. Pch transistor output current $(I_{OUT}) - V_{DS}$







**Remark** V<sub>DS</sub>: Drain-to-source voltage of the output transistor

# 10. Nch transistor output current ( $I_{OUT}$ ) vs. Power supply voltage ( $V_{DD}$ )



# 11. Pch transistor output current ( $I_{OUT}$ ) vs. Power supply voltage ( $V_{DD}$ )



## 12. Minimum operation voltage (V<sub>DUT</sub>) vs. Power supply voltage (V<sub>DD</sub>)





## 13. Minimum operation voltage (V<sub>OUT</sub>) vs. SENSE pin input voltage (V<sub>SENSE</sub>)





Remark V<sub>DS</sub>: Drain-to-source voltage of the output transistor

# 14. Dynamic response vs. Output pin capacitance (C<sub>OUT</sub>) (CD pin; open)



























- \*1.  $V_{IH} = 10 \text{ V}$
- \*2. V<sub>IL</sub> = 0.95 V

Figure 30 Test Condition of Response Time



Figure 31 Test Circuit of Response Time (Nch open-drain output product)

Figure 32 Test Circuit of Response Time (CMOS output product)

Caution The above connection diagram and constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant.

# 15. Release delay time (t<sub>RESET</sub>) vs. CD pin capacitance (C<sub>D</sub>) (Without output pin capacitance)





## 16. Release delay time (t<sub>RESET</sub>) vs. Temperature (Ta)

S-19104C10





25

Ta [°C]

50

0

75

105

S-19104C50

11

-40 -25

# 17. Release delay time ( $t_{RESET}$ ) vs. Power supply voltage ( $V_{DD}$ )

S-19104C10





- \*1.  $V_{IH} = 10 \text{ V}$
- \*2. V<sub>IL</sub> = 0.95 V

Figure 33 Test Condition of Release Delay Time



Figure 34 Test Circuit of Release Delay Time (Nch open-drain output product)

Figure 35 Test Circuit of Release Delay Time (CMOS output product)

Caution The above connection diagram and constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant.

## ■ Application Circuit Examples

#### 1. Microcomputer reset circuits

In microcomputers, when the power supply voltage is lower than the minimum operation voltage, an unspecified operation may be performed or the contents of the memory register may be lost. When power supply voltage returns to the normal level, the microcomputer needs to be initialized. Otherwise, the microcomputer may malfunction after that. Reset circuits to protect microcomputer in the event of current being momentarily switched off or lowered.

Using the S-19104/19106 Series which has the low minimum operation voltage, the high-accuracy detection voltage and the hysteresis width, reset circuits can be easily constructed as seen in **Figure 36** and **Figure 37**.



Figure 36 Example of Reset Circuit (Nch open-drain output product)



Figure 37 Example of Reset Circuit (CMOS output product)

Caution The above connection diagram and constant will not guarantee successful operation.

Perform thorough evaluation using the actual application to set the constant.

## 2. Change of detection voltage

If there is not a product with a specified detection voltage value in the S-19104/19106 Series, the detection voltage can be changed by using a resistance divider or a diode, as seen in **Figure 38** to **Figure 41**. In **Figure 38** and **Figure 39**, hysteresis width also changes.



Figure 38 Detection voltage change when using a resistance divider (Nch open-drain output product)



Figure 39 Detection voltage change when using a resistance divider (CMOS output product)

$$\label{eq:Remark} \begin{array}{ll} \text{Remark} & \text{Detection voltage} = \frac{R_A + R_B}{R_B} \bullet - V_{\text{DET}} \\ \\ & \text{Hysteresis width} = \frac{R_A + R_B}{R_B} \bullet V_{\text{HYS}} \end{array}$$



Figure 40 Detection voltage change when using a diode (Nch open-drain output product)



Figure 41 Detection voltage change when using a diode (CMOS output product)

**Remark** Detection voltage =  $V_{f1} + (-V_{DET})$ 

- Caution 1. The above connection diagram and constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant.
  - 2. Set the constants referring to "2. 1 Error when detection voltage is set externally" in "■ Operation".

## **■** Thermal Characteristics

#### 1. SOT-23-5



Figure 42 Power Dissipation of Package (When Mounted on Board)

#### 1. 1 Board 1\*1



Figure 43

# Item Specification Thermal resistance value 192°C/W $(\theta_{ja})$ Size 114.3 mm $\times$ 76.2 mm $\times$ t1.6 mm FR-4 Material 70 mm

Table 15

#### 1. 2 Board 2\*1



Figure 44

| Number of copper foil layer |   | 2                                          |
|-----------------------------|---|--------------------------------------------|
| 0 (11)                      | 1 | Land pattern and wiring for testing: t0.07 |
|                             | 2 | _                                          |
| Copper foil layer           | 3 | _                                          |
|                             | 4 | 74.2 mm × 74.2 mm × t0.070 mm              |
| Thermal via                 |   | _                                          |
|                             |   |                                            |
|                             |   |                                            |

Table 16

| Item                        |   | Specification                                  |  |  |
|-----------------------------|---|------------------------------------------------|--|--|
| Thermal resistance value    |   | 160°C/W                                        |  |  |
| $(\theta_{ja})$             |   |                                                |  |  |
| Size                        |   | 114.3 mm $\times$ 76.2 mm $\times$ t1.6 mm     |  |  |
| Material                    |   | FR-4                                           |  |  |
| Number of copper foil layer |   | 4                                              |  |  |
|                             | 1 | Land pattern and wiring for testing: t0.070 mm |  |  |
| Copper foil layer           | 2 | 74.2 mm × 74.2 mm × t0.035 mm                  |  |  |
|                             | 3 | 74.2 mm × 74.2 mm × t0.035 mm                  |  |  |
|                             | 4 | 74.2 mm × 74.2 mm × t0.070 mm                  |  |  |
| Thermal via                 |   | _                                              |  |  |

\*1. The board is same in SOT-23-3, SOT-23-5 and SOT-23-6.







No. MP005-A-P-SD-1.3

| TITLE      | SOT235-A-PKG Dimensions |  |  |  |
|------------|-------------------------|--|--|--|
| No.        | MP005-A-P-SD-1.3        |  |  |  |
| ANGLE      | <b>⊕</b> € 1            |  |  |  |
| UNIT       | mm                      |  |  |  |
|            |                         |  |  |  |
|            |                         |  |  |  |
|            |                         |  |  |  |
|            |                         |  |  |  |
| ABLIC Inc. |                         |  |  |  |



ABLIC Inc.



# **Disclaimers (Handling Precautions)**

- 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
- 2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design.
  - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein.
- 3. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the incorrect information described herein.
- 4. Be careful to use the products within their ranges described herein. Pay special attention for use to the absolute maximum ratings, operation voltage range and electrical characteristics, etc.
  - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by failures and / or accidents, etc. due to the use of the products outside their specified ranges.
- 5. Before using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
- 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
- 7. The products are strictly prohibited from using, providing or exporting for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by any provision or export to the person or entity who intends to develop, manufacture, use or store nuclear, biological or chemical weapons or missiles, or use any other military purposes.
- 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses by ABLIC, Inc. Do not apply the products to the above listed devices and equipments.
  - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by unauthorized or unspecified use of the products.
- 9. In general, semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction.
  - The entire system in which the products are used must be sufficiently evaluated and judged whether the products are allowed to apply for the system on customer's own responsibility.
- 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
- 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc.
- 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used.
- 13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party is strictly prohibited without the express permission of ABLIC Inc.
- 14. For more details on the information described herein or any other questions, please contact ABLIC Inc.'s sales representative.
- 15. This Disclaimers have been delivered in a text using the Japanese language, which text, despite any translations into the English language and the Chinese language, shall be controlling.

2.4-2019.07

