## S-809xxC Series

# ULTRA-SMALL PACKAGE HIGH-PRECISION VOLTAGE DETECTOR WITH DELAY CIRCUIT (EXTERNAL DELAY TIME SETTING) 

© ABLIC Inc., 2001-2015
Rev.4.1_02
The S-809xxC Series is a high-precision voltage detector developed using CMOS process. The detection voltage is fixed internally with an accuracy of $\pm 2.0$ \%. A time delayed reset can be accomplished with the addition of an external capacitor. Two output forms, Nch open-drain and CMOS output, are available.

## ■ Features

- Ultra-low current consumption $1.0 \mu \mathrm{~A}$ typ. (Detection voltage $\leq 1.4 \mathrm{~V}$, at $\mathrm{V}_{\mathrm{DD}}=2.0 \mathrm{~V}$ )
$1.1 \mu \mathrm{~A}$ typ. (Detection voltage $\geq 1.5 \mathrm{~V}$, at $\mathrm{V}_{\mathrm{DD}}=3.5 \mathrm{~V}$ )
- High-precision detection voltage
$\pm 2.0$ \%
- Operating voltage range 0.7 V to 10.0 V
- Hysteresis characteristics 5 \% typ.
- Detection voltage $\quad 1.3 \mathrm{~V}$ to 6.0 V ( 0.1 V step)
- Output forms Nch open-drain output (Active Low)

CMOS output (Active Low)

- Lead-free, Sn $100 \%$, halogen-free ${ }^{* 1}$
*1. Refer to "■ Product Name Structure" for details.


## Applications

- Power supply monitor for portable equipment such as notebook PCs, digital still cameras, PDAs and cellular phones
- Constant voltage power monitor for cameras, video equipment and communication equipment
- Power monitor and reset for CPUs and microcomputers


## - Packages

- SC-82AB
- SOT-23-5
- SNT-4A


## - Block Diagrams

1. Nch Open-drain Output Products

*1. Parasitic diode
Figure 1

## 2. CMOS Output Products


*1. Parasitic diode
Figure 2

## - Product Name Structure

The detection voltage, output form and packages for S-809xxC Series can be selected at the user's request. Refer to the "1. Product Name" for the construction of the product name, "2. Packages" regarding the package drawings and "3. Product Name List" for the full product names.

1. Product Name

## 1-1. SC-82AB, SOT-23-5

*1. Refer to the taping specifications at the end of this book.
*2. Refer to the Table $\mathbf{1}$ to $\mathbf{2}$ in the " $\mathbf{3}$. Product Name List"

1-2. SNT-4A

*1. Refer to the taping specifications at the end of this book.
*2. Refer to the Table $\mathbf{1}$ to $\mathbf{2}$ in the " $\mathbf{3}$. Product Name List"

## 2. Packages

| Package Name | Drawing Code |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
|  | Package | Tape | Reel | Land |
| SC-82AB | NP004-A-P-SD | NP004-A-C-SD | NP004-A-C-S1 | NP004-A-R-SD |
| SOT-23-5 | MP005-A-P-SD | MP005-A-C-SD | MP005-A-R-SD | - |
| SNT-4A | PF004-A-P-SD | PF004-A-C-SD | PF004-A-R-SD | PF004-A-L-SD |

## 3. Product Name List

## 3-1. Nch Open-drain Output Products

Table 1

| Detection voltage range | Hysteresis width (Typ.) | SC-82AB | SOT-23-5 | SNT-4A |
| :---: | :---: | :---: | :---: | :---: |
| $1.3 \mathrm{~V} \pm 2.0$ \% | 0.065 V | S-80913CNNB-G8HT2x | S-80913CNMC-G8HT2x | S-80913CNPF-G8HTFU |
| $1.4 \mathrm{~V} \pm 2.0$ \% | 0.070 V | S-80914CNNB-G8JT2x | S-80914CNMC-G8JT2x | S-80914CNPF-G8JTFU |
| $1.5 \mathrm{~V} \pm 2.0$ \% | 0.075 V | S-80915CNNB-G8KT2x | S-80915CNMC-G8KT2x | S-80915CNPF-G8KTFU |
| $1.6 \mathrm{~V} \pm 2.0$ \% | 0.080 V | S-80916CNNB-G8LT2x | S-80916CNMC-G8LT2x | S-80916CNPF-G8LTFU |
| $1.7 \mathrm{~V} \pm 2.0$ \% | 0.085 V | S-80917CNNB-G8MT2x | S-80917CNMC-G8MT2x | S-80917CNPF-G8MTFU |
| $1.8 \mathrm{~V} \pm 2.0$ \% | 0.090 V | S-80918CNNB-G8NT2x | S-80918CNMC-G8NT2x | S-80918CNPF-G8NTFU |
| $1.9 \mathrm{~V} \pm 2.0$ \% | 0.095 V | S-80919CNNB-G8PT2x | S-80919CNMC-G8PT2x | S-80919CNPF-G8PTFU |
| $2.0 \mathrm{~V} \pm 2.0$ \% | 0.100 V | S-80920CNNB-G8QT2x | S-80920CNMC-G8QT2x | S-80920CNPF-G8QTFU |
| $2.1 \mathrm{~V} \pm 2.0$ \% | 0.105 V | S-80921CNNB-G8RT2x | S-80921CNMC-G8RT2x | S-80921CNPF-G8RTFU |
| $2.2 \mathrm{~V} \pm 2.0$ \% | 0.110 V | S-80922CNNB-G8ST2x | S-80922CNMC-G8ST2x | S-80922CNPF-G8STFU |
| $2.3 \mathrm{~V} \pm 2.0$ \% | 0.115 V | S-80923CNNB-G8TT2x | S-80923CNMC-G8TT2x | S-80923CNPF-G8TTFU |
| $2.4 \mathrm{~V} \pm 2.0$ \% | 0.120 V | S-80924CNNB-G8UT2x | S-80924CNMC-G8UT2x | S-80924CNPF-G8UTFU |
| $2.5 \mathrm{~V} \pm 2.0$ \% | 0.125 V | S-80925CNNB-G8VT2x | S-80925CNMC-G8VT2x | S-80925CNPF-G8VTFU |
| $2.6 \mathrm{~V} \pm 2.0$ \% | 0.130 V | S-80926CNNB-G8WT2x | S-80926CNMC-G8WT2x | S-80926CNPF-G8WTFU |
| $2.7 \mathrm{~V} \pm 2.0$ \% | 0.135 V | S-80927CNNB-G8XT2x | S-80927CNMC-G8XT2x | S-80927CNPF-G8XTFU |
| $2.8 \mathrm{~V} \pm 2.0$ \% | 0.140 V | S-80928CNNB-G8YT2x | S-80928CNMC-G8YT2x | S-80928CNPF-G8YTFU |
| $2.9 \mathrm{~V} \pm 2.0$ \% | 0.145 V | S-80929CNNB-G8ZT2x | S-80929CNMC-G8ZT2x | S-80929CNPF-G8ZTFU |
| $3.0 \mathrm{~V} \pm 2.0$ \% | 0.150 V | S-80930CNNB-G80T2x | S-80930CNMC-G80T2x | S-80930CNPF-G80TFU |
| $3.1 \mathrm{~V} \pm 2.0$ \% | 0.155 V | S-80931CNNB-G81T2x | S-80931CNMC-G81T2x | S-80931CNPF-G81TFU |
| $3.2 \mathrm{~V} \pm 2.0$ \% | 0.160 V | S-80932CNNB-G82T2x | S-80932CNMC-G82T2x | S-80932CNPF-G82TFU |
| $3.3 \mathrm{~V} \pm 2.0$ \% | 0.165 V | S-80933CNNB-G83T2x | S-80933CNMC-G83T2x | S-80933CNPF-G83TFU |
| $3.4 \mathrm{~V} \pm 2.0$ \% | 0.170 V | S-80934CNNB-G84T2x | S-80934CNMC-G84T2x | S-80934CNPF-G84TFU |
| $3.5 \mathrm{~V} \pm 2.0$ \% | 0.175 V | S-80935CNNB-G85T2x | S-80935CNMC-G85T2x | S-80935CNPF-G85TFU |
| $3.6 \mathrm{~V} \pm 2.0$ \% | 0.180 V | S-80936CNNB-G86T2x | S-80936CNMC-G86T2x | S-80936CNPF-G86TFU |
| $3.7 \mathrm{~V} \pm 2.0$ \% | 0.185 V | S-80937CNNB-G87T2x | S-80937CNMC-G87T2x | S-80937CNPF-G87TFU |
| $3.8 \mathrm{~V} \pm 2.0$ \% | 0.190 V | S-80938CNNB-G88T2x | S-80938CNMC-G88T2x | S-80938CNPF-G88TFU |
| $3.9 \mathrm{~V} \pm 2.0$ \% | 0.195 V | S-80939CNNB-G89T2x | S-80939CNMC-G89T2x | S-80939CNPF-G89TFU |
| $4.0 \mathrm{~V} \pm 2.0$ \% | 0.200 V | S-80940CNNB-G9AT2x | S-80940CNMC-G9AT2x | S-80940CNPF-G9ATFU |
| $4.1 \mathrm{~V} \pm 2.0$ \% | 0.205 V | S-80941CNNB-G9BT2x | S-80941CNMC-G9BT2x | S-80941CNPF-G9BTFU |
| $4.2 \mathrm{~V} \pm 2.0$ \% | 0.210 V | S-80942CNNB-G9CT2x | S-80942CNMC-G9CT2x | S-80942CNPF-G9CTFU |
| $4.3 \mathrm{~V} \pm 2.0$ \% | 0.215 V | S-80943CNNB-G9DT2x | S-80943CNMC-G9DT2x | S-80943CNPF-G9DTFU |
| $4.4 \mathrm{~V} \pm 2.0$ \% | 0.220 V | S-80944CNNB-G9ET2x | S-80944CNMC-G9ET2x | S-80944CNPF-G9ETFU |
| $4.5 \mathrm{~V} \pm 2.0$ \% | 0.225 V | S-80945CNNB-G9FT2x | S-80945CNMC-G9FT2x | S-80945CNPF-G9FTFU |
| $4.6 \mathrm{~V} \pm 2.0$ \% | 0.230 V | S-80946CNNB-G9GT2x | S-80946CNMC-G9GT2x | S-80946CNPF-G9GTFU |
| $4.7 \mathrm{~V} \pm 2.0$ \% | 0.235 V | S-80947CNNB-G9HT2x | S-80947CNMC-G9HT2x | S-80947CNPF-G9HTFU |
| $4.8 \mathrm{~V} \pm 2.0$ \% | 0.240 V | S-80948CNNB-G9JT2x | S-80948CNMC-G9JT2x | S-80948CNPF-G9JTFU |
| $4.9 \mathrm{~V} \pm 2.0$ \% | 0.245 V | S-80949CNNB-G9KT2x | S-80949CNMC-G9KT2x | S-80949CNPF-G9KTFU |
| $5.0 \mathrm{~V} \pm 2.0$ \% | 0.250 V | S-80950CNNB-G9LT2x | S-80950CNMC-G9LT2x | S-80950CNPF-G9LTFU |
| $5.1 \mathrm{~V} \pm 2.0$ \% | 0.255 V | S-80951CNNB-G9MT2x | S-80951CNMC-G9MT2x | S-80951CNPF-G9MTFU |
| $5.2 \mathrm{~V} \pm 2.0$ \% | 0.260 V | S-80952CNNB-G9NT2x | S-80952CNMC-G9NT2x | S-80952CNPF-G9NTFU |
| $5.3 \mathrm{~V} \pm 2.0$ \% | 0.265 V | S-80953CNNB-G9PT2x | S-80953CNMC-G9PT2x | S-80953CNPF-G9PTFU |
| $5.4 \mathrm{~V} \pm 2.0$ \% | 0.270 V | S-80954CNNB-G9QT2x | S-80954CNMC-G9QT2x | S-80954CNPF-G9QTFU |
| $5.5 \mathrm{~V} \pm 2.0$ \% | 0.275 V | S-80955CNNB-G9RT2x | S-80955CNMC-G9RT2x | S-80955CNPF-G9RTFU |
| $5.6 \mathrm{~V} \pm 2.0$ \% | 0.280 V | S-80956CNNB-G9ST2x | S-80956CNMC-G9ST2x | S-80956CNPF-G9STFU |
| $5.7 \mathrm{~V} \pm 2.0$ \% | 0.285 V | S-80957CNNB-G9TT2x | S-80957CNMC-G9TT2x | S-80957CNPF-G9TTFU |
| $5.8 \mathrm{~V} \pm 2.0$ \% | 0.290 V | S-80958CNNB-G9UT2x | S-80958CNMC-G9UT2x | S-80958CNPF-G9UTFU |
| $5.9 \mathrm{~V} \pm 2.0$ \% | 0.295 V | S-80959CNNB-G9VT2x | S-80959CNMC-G9VT2x | S-80959CNPF-G9VTFU |
| $6.0 \mathrm{~V} \pm 2.0$ \% | 0.300 V | S-80960CNNB-G9WT2x | S-80960CNMC-G9WT2x | S-80960CNPF-G9WTFU |

## Remark 1. $\mathrm{x}: \mathrm{G}$ or U

2. Please select products of environmental code $=U$ for $S n 100 \%$, halogen-free products.

## 3-2. CMOS Output Products

Table 2

| Detection voltage range | Hysteresis width (Typ.) | SC-82AB | SOT-23-5 | SNT-4A |
| :---: | :---: | :---: | :---: | :---: |
| $1.3 \mathrm{~V} \pm 2.0$ \% | 0.065 V | S-80913CLNB-G6HT2x | S-80913CLMC-G6HT2x | S-80913CLPF-G6HTFU |
| $1.4 \mathrm{~V} \pm 2.0$ \% | 0.070 V | S-80914CLNB-G6JT2x | S-80914CLMC-G6JT2x | S-80914CLPF-G6JTFU |
| $1.5 \mathrm{~V} \pm 2.0$ \% | 0.075 V | S-80915CLNB-G6KT2x | S-80915CLMC-G6KT2x | S-80915CLPF-G6KTFU |
| $1.6 \mathrm{~V} \pm 2.0$ \% | 0.080 V | S-80916CLNB-G6LT2x | S-80916CLMC-G6LT2x | S-80916CLPF-G6LTFU |
| $1.7 \mathrm{~V} \pm 2.0$ \% | 0.085 V | S-80917CLNB-G6MT2x | S-80917CLMC-G6MT2x | S-80917CLPF-G6MTFU |
| $1.8 \mathrm{~V} \pm 2.0$ \% | 0.090 V | S-80918CLNB-G6NT2x | S-80918CLMC-G6NT2x | S-80918CLPF-G6NTFU |
| $1.9 \mathrm{~V} \pm 2.0$ \% | 0.095 V | S-80919CLNB-G6PT2x | S-80919CLMC-G6PT2x | S-80919CLPF-G6PTFU |
| $2.0 \mathrm{~V} \pm 2.0$ \% | 0.100 V | S-80920CLNB-G6QT2x | S-80920CLMC-G6QT2x | S-80920CLPF-G6QTFU |
| $2.1 \mathrm{~V} \pm 2.0$ \% | 0.105 V | S-80921CLNB-G6RT2x | S-80921CLMC-G6RT2x | S-80921CLPF-G6RTFU |
| $2.2 \mathrm{~V} \pm 2.0$ \% | 0.110 V | S-80922CLNB-G6ST2x | S-80922CLMC-G6ST2x | S-80922CLPF-G6STFU |
| $2.3 \mathrm{~V} \pm 2.0$ \% | 0.115 V | S-80923CLNB-G6TT2x | S-80923CLMC-G6TT2x | S-80923CLPF-G6TTFU |
| $2.4 \mathrm{~V} \pm 2.0$ \% | 0.120 V | S-80924CLNB-G6UT2x | S-80924CLMC-G6UT2x | S-80924CLPF-G6UTFU |
| $2.5 \mathrm{~V} \pm 2.0$ \% | 0.125 V | S-80925CLNB-G6VT2x | S-80925CLMC-G6VT2x | S-80925CLPF-G6VTFU |
| $2.6 \mathrm{~V} \pm 2.0$ \% | 0.130 V | S-80926CLNB-G6WT2x | S-80926CLMC-G6WT2x | S-80926CLPF-G6WTFU |
| $2.7 \mathrm{~V} \pm 2.0$ \% | 0.135 V | S-80927CLNB-G6XT2x | S-80927CLMC-G6XT2x | S-80927CLPF-G6XTFU |
| $2.8 \mathrm{~V} \pm 2.0$ \% | 0.140 V | S-80928CLNB-G6YT2x | S-80928CLMC-G6YT2x | S-80928CLPF-G6YTFU |
| $2.9 \mathrm{~V} \pm 2.0$ \% | 0.145 V | S-80929CLNB-G6ZT2x | S-80929CLMC-G6ZT2x | S-80929CLPF-G6ZTFU |
| $3.0 \mathrm{~V} \pm 2.0$ \% | 0.150 V | S-80930CLNB-G60T2x | S-80930CLMC-G60T2x | S-80930CLPF-G60TFU |
| $3.1 \mathrm{~V} \pm 2.0$ \% | 0.155 V | S-80931CLNB-G61T2x | S-80931CLMC-G61T2x | S-80931CLPF-G61TFU |
| $3.2 \mathrm{~V} \pm 2.0$ \% | 0.160 V | S-80932CLNB-G62T2x | S-80932CLMC-G62T2x | S-80932CLPF-G62TFU |
| $3.3 \mathrm{~V} \pm 2.0$ \% | 0.165 V | S-80933CLNB-G63T2x | S-80933CLMC-G63T2x | S-80933CLPF-G63TFU |
| $3.4 \mathrm{~V} \pm 2.0$ \% | 0.170 V | S-80934CLNB-G64T2x | S-80934CLMC-G64T2x | S-80934CLPF-G64TFU |
| $3.5 \mathrm{~V} \pm 2.0$ \% | 0.175 V | S-80935CLNB-G65T2x | S-80935CLMC-G65T2x | S-80935CLPF-G65TFU |
| $3.6 \mathrm{~V} \pm 2.0$ \% | 0.180 V | S-80936CLNB-G66T2x | S-80936CLMC-G66T2x | S-80936CLPF-G66TFU |
| $3.7 \mathrm{~V} \pm 2.0$ \% | 0.185 V | S-80937CLNB-G67T2x | S-80937CLMC-G67T2x | S-80937CLPF-G67TFU |
| $3.8 \mathrm{~V} \pm 2.0$ \% | 0.190 V | S-80938CLNB-G68T2x | S-80938CLMC-G68T2x | S-80938CLPF-G68TFU |
| $3.9 \mathrm{~V} \pm 2.0$ \% | 0.195 V | S-80939CLNB-G69T2x | S-80939CLMC-G69T2x | S-80939CLPF-G69TFU |
| $4.0 \mathrm{~V} \pm 2.0$ \% | 0.200 V | S-80940CLNB-G7AT2x | S-80940CLMC-G7AT2x | S-80940CLPF-G7ATFU |
| $4.1 \mathrm{~V} \pm 2.0$ \% | 0.205 V | S-80941CLNB-G7BT2x | S-80941CLMC-G7BT2x | S-80941CLPF-G7BTFU |
| $4.2 \mathrm{~V} \pm 2.0$ \% | 0.210 V | S-80942CLNB-G7CT2x | S-80942CLMC-G7CT2x | S-80942CLPF-G7CTFU |
| $4.3 \mathrm{~V} \pm 2.0$ \% | 0.215 V | S-80943CLNB-G7DT2x | S-80943CLMC-G7DT2x | S-80943CLPF-G7DTFU |
| $4.4 \mathrm{~V} \pm 2.0$ \% | 0.220 V | S-80944CLNB-G7ET2x | S-80944CLMC-G7ET2x | S-80944CLPF-G7ETFU |
| $4.5 \mathrm{~V} \pm 2.0$ \% | 0.225 V | S-80945CLNB-G7FT2x | S-80945CLMC-G7FT2x | S-80945CLPF-G7FTFU |
| $4.6 \mathrm{~V} \pm 2.0$ \% | 0.230 V | S-80946CLNB-G7GT2x | S-80946CLMC-G7GT2x | S-80946CLPF-G7GTFU |
| $4.7 \mathrm{~V} \pm 2.0$ \% | 0.235 V | S-80947CLNB-G7HT2x | S-80947CLMC-G7HT2x | S-80947CLPF-G7HTFU |
| $4.8 \mathrm{~V} \pm 2.0$ \% | 0.240 V | S-80948CLNB-G7JT2x | S-80948CLMC-G7JT2x | S-80948CLPF-G7JTFU |
| $4.9 \mathrm{~V} \pm 2.0$ \% | 0.245 V | S-80949CLNB-G7KT2x | S-80949CLMC-G7KT2x | S-80949CLPF-G7KTFU |
| $5.0 \mathrm{~V} \pm 2.0$ \% | 0.250 V | S-80950CLNB-G7LT2x | S-80950CLMC-G7LT2x | S-80950CLPF-G7LTFU |
| $5.1 \mathrm{~V} \pm 2.0$ \% | 0.255 V | S-80951CLNB-G7MT2x | S-80951CLMC-G7MT2x | S-80951CLPF-G7MTFU |
| $5.2 \mathrm{~V} \pm 2.0$ \% | 0.260 V | S-80952CLNB-G7NT2x | S-80952CLMC-G7NT2x | S-80952CLPF-G7NTFU |
| $5.3 \mathrm{~V} \pm 2.0$ \% | 0.265 V | S-80953CLNB-G7PT2x | S-80953CLMC-G7PT2x | S-80953CLPF-G7PTFU |
| $5.4 \mathrm{~V} \pm 2.0$ \% | 0.270 V | S-80954CLNB-G7QT2x | S-80954CLMC-G7QT2x | S-80954CLPF-G7QTFU |
| $5.5 \mathrm{~V} \pm 2.0$ \% | 0.275 V | S-80955CLNB-G7RT2x | S-80955CLMC-G7RT2x | S-80955CLPF-G7RTFU |
| $5.6 \mathrm{~V} \pm 2.0$ \% | 0.280 V | S-80956CLNB-G7ST2x | S-80956CLMC-G7ST2x | S-80956CLPF-G7STFU |
| $5.7 \mathrm{~V} \pm 2.0$ \% | 0.285 V | S-80957CLNB-G7TT2x | S-80957CLMC-G7TT2x | S-80957CLPF-G7TTFU |
| $5.8 \mathrm{~V} \pm 2.0$ \% | 0.290 V | S-80958CLNB-G7UT2x | S-80958CLMC-G7UT2x | S-80958CLPF-G7UTFU |
| $5.9 \mathrm{~V} \pm 2.0$ \% | 0.295 V | S-80959CLNB-G7VT2x | S-80959CLMC-G7VT2x | S-80959CLPF-G7VTFU |
| $6.0 \mathrm{~V} \pm 2.0$ \% | 0.300 V | S-80960CLNB-G7WT2x | S-80960CLMC-G7WT2x | S-80960CLPF-G7WTFU |

Remark 1. $\mathrm{x}: \mathrm{G}$ or U
2. Please select products of environmental code $=U$ for $S n 100 \%$, halogen-free products.

## - Pin Configurations



Table 3

| Pin No. | Symbol | Description |
| :---: | :---: | :--- |
| 1 | VSS | GND pin |
| 2 | VDD | Voltage input pin |
| 3 | CD | Connection pin for delay capacitor |
| 4 | OUT | Voltage detection output pin |

Figure 3

SOT-23-5
Top view


Figure 4
SNT-4A
Top view


Table 4

| Pin No. | Symbol | Description |
| :---: | :---: | :--- |
| 1 | OUT | Voltage detection output pin |
| 2 | VDD | Voltage input pin |
| 3 | VSS | GND pin |
| 4 | NC $^{* 1}$ | No connection |
| 5 | CD | Connection pin for delay capacitor |

*1. The NC pin is electrically open.
The NC pin can be connected to VDD or VSS.

Table 5

| Pin No. | Symbol | Description |
| :---: | :---: | :--- |
| 1 | VSS | GND pin |
| 2 | OUT | Voltage detection output pin |
| 3 | CD | Connection pin for delay capacitor |
| 4 | VDD | Voltage input pin |

Figure 5

## - Absolute Maximum Ratings

Table 6
( $\mathrm{Ta}=25^{\circ} \mathrm{C}$ unless otherwise specified)

| Item |  | Symbol | Absolute maximum ratings | $\begin{gathered} \hline \text { Unit } \\ \hline \mathrm{V} \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: |
| Power supply voltage |  | $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\text {SS }}$ | 12 |  |
| CD pin input voltage |  | $\mathrm{V}_{C D}$ | $\mathrm{V}_{\mathrm{SS}}-0.3$ to $\mathrm{V}_{\mathrm{DD}}+0.3$ |  |
| Output voltage | Nch open-drain output products | $V_{\text {OUT }}$ | $\mathrm{V}_{\text {SS }}-0.3$ to $\mathrm{V}_{\text {SS }}+12$ |  |
|  | CMOS output products |  | $\mathrm{V}_{\mathrm{SS}}-0.3$ to $\mathrm{V}_{\mathrm{DD}}+0.3$ |  |
| Output current |  | lout | 50 | mA |
| Power dissipation | SC-82AB | $\mathrm{P}_{\mathrm{D}}$ | 150 (When not mounted on board) | mW |
|  |  |  | $350{ }^{* 1}$ |  |
|  | SOT-23-5 |  | 250 (When not mounted on board) |  |
|  |  |  | $600^{* 1}$ |  |
|  | SNT-4A |  | 140 (When not mounted on board) |  |
|  |  |  | $300{ }^{* 1}$ |  |
| Operating ambient temperature |  | $\mathrm{T}_{\text {opr }}$ | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature |  | $\mathrm{T}_{\text {stg }}$ | -40 to +125 |  |

*1. When mounted on board
[Mounted board]
(1) Board size: $114.3 \mathrm{~mm} \times 76.2 \mathrm{~mm} \times \mathrm{t} 1.6 \mathrm{~mm}$
(2) Board name: JEDEC STANDARD51-7

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.


Figure 6 Power Dissipation of Package (When Mounted on Board)

## - Electrical Characteristics

## 1. Nch Open-drain Output Products

Table 7
( $\mathrm{Ta}=25^{\circ} \mathrm{C}$ unless otherwise specified)

| Item | Symbol | Condition |  | Min. | Typ. | Max. | Unit | Test circuit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Detection voltage ${ }^{* 1}$ | - $\mathrm{V}_{\text {DET }}$ | - |  | $\begin{gathered} -\mathrm{V}_{\mathrm{DET}(\mathrm{~S})} \\ \times 0.98 \end{gathered}$ | $-\mathrm{V}_{\text {DET(S) }}$ | $\begin{gathered} \hline-V_{\mathrm{DET}(\mathrm{~S})} \\ \times 1.02 \end{gathered}$ | V | 1 |
| Hysteresis width | $\mathrm{V}_{\text {HYS }}$ | S-80913 to 14 |  | $\begin{aligned} & -V_{D E T} \\ & \times 0.03 \end{aligned}$ | $\begin{aligned} & \hline-V_{D E T} \\ & \times 0.05 \end{aligned}$ | $\begin{aligned} & -V_{D E T} \\ & \times 0.08 \end{aligned}$ |  |  |
|  |  | S-80915 to 60 |  | $\begin{aligned} & -V_{\text {DET }} \\ & \times 0.03 \end{aligned}$ | $\begin{aligned} & \hline-V_{D E T} \\ & \times 0.05 \end{aligned}$ | $\begin{aligned} & -V_{\text {DET }} \\ & \times 0.07 \end{aligned}$ |  |  |
| Current consumption | $\mathrm{I}_{\text {ss }}$ | $\mathrm{V}_{\mathrm{DD}}=2.0 \mathrm{~V}$ | S-80913 to 14 | - | 1.0 | 2.5 | $\mu \mathrm{A}$ | 2 |
|  |  | $\mathrm{V}_{\mathrm{DD}}=3.5 \mathrm{~V}$ | S-80915 to 26 | - | 1.1 | 2.8 |  |  |
|  |  | $\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ | S-80927 to 39 | - | 1.2 | 3.0 |  |  |
|  |  | $\mathrm{V}_{\mathrm{DD}}=6.0 \mathrm{~V}$ | S-80940 to 54 | - | 1.3 | 3.3 |  |  |
|  |  | $\mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V}$ | S-80955 to 60 | - | 1.4 | 3.5 |  |  |
| Operating voltage | $V_{D D}$ | - |  | 0.7 | - | 10.0 | V | 1 |
| Output current | lout | Output transisto Nch, $\mathrm{V}_{\mathrm{DS}}=0.5 \mathrm{~V}$ | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{DD}}=0.95 \mathrm{~V} \\ & \mathrm{~S}-80913 \text { to } 14 \\ & \hline \end{aligned}$ | 0.23 | 0.64 | - | mA | 3 |
|  |  |  | $\begin{array}{\|l} \hline V_{D D}=1.2 \mathrm{~V} \\ S-80915 \text { to } 60 \\ \hline \end{array}$ | 0.59 | 1.36 | - |  |  |
|  |  |  | $\begin{array}{\|l\|} \hline \mathrm{V}_{\mathrm{DD}}=2.4 \mathrm{~V} \\ \mathrm{~S}-80927 \text { to } 60 \\ \hline \end{array}$ | 2.88 | 4.98 | - |  |  |
| Leakage current | $I_{\text {LEAK }}$ | Output transistor, <br> Nch, $\mathrm{V}_{\mathrm{DS}}=10.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=10.0 \mathrm{~V}$ |  | - | - | 0.1 | $\mu \mathrm{A}$ |  |
| Delay time | $t_{D}$ | $\mathrm{C}_{\mathrm{D}}=4.7 \mathrm{nF}$ | $\begin{array}{\|l\|} \hline V_{D D}=2.0 \mathrm{~V} \\ \mathrm{~S}-80913 \text { to } 14 \end{array}$ | 2.7 | 3.6 | 4.5 | ms | 4 |
|  |  |  | $\begin{array}{\|l\|} \hline \mathrm{V}_{\mathrm{DD}}=3.5 \mathrm{~V} \\ \mathrm{~S}-80915 \text { to } 26 \\ \hline \end{array}$ | 20 | 27 | 34 |  |  |
|  |  |  | $\begin{array}{\|l\|} \hline \mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V} \\ \mathrm{~S}-80927 \text { to } 39 \\ \hline \end{array}$ |  |  |  |  |  |
|  |  |  | $\begin{array}{\|l\|} \hline V_{D D}=6.0 \mathrm{~V} \\ S-80940 \text { to } 54 \end{array}$ |  |  |  |  |  |
|  |  |  | $\begin{array}{\|l\|} \hline \mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V} \\ \mathrm{~S}-80955 \text { to } 60 \\ \hline \end{array}$ |  |  |  |  |  |
| Detection voltage temperature coefficient ${ }^{* 2}$ | $\frac{\Delta-\mathrm{VDET}}{\Delta \mathrm{Ta} \bullet-\mathrm{VDET}}$ | $\mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | - | $\pm 100$ | $\pm 350$ | ppm/ ${ }^{\circ} \mathrm{C}$ | 1 |

*1. $-\mathrm{V}_{\mathrm{DET}}$ : Actual detection voltage, $-\mathrm{V}_{\mathrm{DET}(\mathrm{s})}$ : Specified detection voltage (The center value of detection voltage range in Table 1.)
*2. The temperature change ratio in the detection voltage $\left[\mathrm{mV} /{ }^{\circ} \mathrm{C}\right]$ is calculated by using the following quation.
$\frac{\Delta-\mathrm{V}_{\mathrm{DET}}}{\Delta \mathrm{Ta}}\left[\mathrm{mV} /{ }^{\circ} \mathrm{C}\right]^{* 1}=-\mathrm{V}_{\mathrm{DET}}($ Typ. $)[\mathrm{V}]^{*} \times \frac{\Delta-\mathrm{V}_{\text {DET }}}{\Delta \mathrm{Ta} \cdot-\mathrm{V}_{\text {DET }}}\left[\mathrm{ppm} /{ }^{\circ} \mathrm{C}\right]^{* 3} \div 1000$
*1. Temperature change ratio of the detection voltage
*2. Specified detection voltage
*3. Detection voltage temperature coefficient

## 2. CMOS Output Products

Table 8

| Item | Symbol | Condition |  | Min. | Typ. | Max. | Unit | Test circuit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Detection voltage ${ }^{* 1}$ | $-V_{\text {DET }}$ | - |  | $\begin{gathered} \hline-V_{\mathrm{DET}(\mathrm{~S})} \\ \times 0.98 \end{gathered}$ | $-\mathrm{V}_{\mathrm{DET}(\mathrm{S})}$ | $\begin{gathered} \hline-V_{\text {DET(S) }} \\ \times 1.02 \\ \hline \end{gathered}$ | V | 1 |
| Hysteresis width | $\mathrm{V}_{\mathrm{HYS}}$ | S-80913 to 14 |  | $\begin{aligned} & \hline-V_{\text {DET }} \\ & \times 0.03 \end{aligned}$ | $\begin{aligned} & \hline-V_{\text {DET }} \\ & \times 0.05 \end{aligned}$ | $\begin{aligned} & \hline-V_{\text {DET }} \\ & \times 0.08 \end{aligned}$ |  |  |
|  |  | S-80915 to 60 |  | $\begin{aligned} & -V_{D E T} \\ & \times 0.03 \\ & \hline \end{aligned}$ | $\begin{aligned} & -V_{D E T} \\ & \times 0.05 \end{aligned}$ | $\begin{aligned} & -V_{D E T} \\ & \times 0.07 \\ & \hline \end{aligned}$ |  |  |
| Current consumption | $\mathrm{I}_{\text {S }}$ | $\mathrm{V}_{\mathrm{DD}}=2.0 \mathrm{~V}$ | S-80913 to 14 | - | 1.0 | 2.5 | $\mu \mathrm{A}$ | 2 |
|  |  | $\mathrm{V}_{\mathrm{DD}}=3.5 \mathrm{~V}$ | S-80915 to 26 | - | 1.1 | 2.8 |  |  |
|  |  | $\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ | S-80927 to 39 | - | 1.2 | 3.0 |  |  |
|  |  | $\mathrm{V}_{\mathrm{DD}}=6.0 \mathrm{~V}$ | S-80940 to 54 | - | 1.3 | 3.3 |  |  |
|  |  | $\mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V}$ | S-80955 to 60 | - | 1.4 | 3.5 |  |  |
| Operating voltage | $\mathrm{V}_{\mathrm{DD}}$ | - |  | 0.7 | - | 10.0 | V | 1 |
| Output current | lout | Output transistor, Nch, $\mathrm{V}_{\mathrm{DS}}=0.5 \mathrm{~V}$ | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{DD}}=0.95 \mathrm{~V} \\ & \mathrm{~S}-80913 \text { to } 14 \\ & \hline \end{aligned}$ | 0.23 | 0.64 | - | mA | 3 |
|  |  |  | $\begin{array}{\|l\|} \hline \mathrm{V}_{\mathrm{DD}}=1.2 \mathrm{~V} \\ \mathrm{~S}-80915 \text { to } 60 \\ \hline \end{array}$ | 0.59 | 1.36 | - |  |  |
|  |  |  | $\begin{array}{\|l\|} \hline \mathrm{V}_{\mathrm{DD}}=2.4 \mathrm{~V} \\ \mathrm{~S}-80927 \text { to } 60 \end{array}$ | 2.88 | 4.98 | - |  |  |
|  |  | Output transistor, Pch, $\mathrm{V}_{\mathrm{DS}}=0.5 \mathrm{~V}$ | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{DD}}=4.8 \mathrm{~V} \\ & \mathrm{~S}-80913 \text { to } 39 \end{aligned}$ | 1.43 | 2.39 | - |  | 5 |
|  |  |  | $\begin{array}{\|l\|} \hline \mathrm{V}_{\mathrm{DD}}=6.0 \mathrm{~V} \\ \mathrm{~S}-80940 \text { to } 54 \\ \hline \end{array}$ | 1.68 | 2.78 | - |  |  |
|  |  |  | $\begin{array}{\|l\|} \hline \mathrm{V}_{\mathrm{DD}}=8.4 \mathrm{~V} \\ \mathrm{~S}-80955 \text { to } 60 \end{array}$ | 2.08 | 3.42 | - |  |  |
| Delay time | $t_{D}$ | $\mathrm{C}_{\mathrm{D}}=4.7 \mathrm{nF}$ | $\begin{aligned} & \hline V_{D D}=2.0 \mathrm{~V} \\ & \mathrm{~S}-80913 \text { to } 14 \end{aligned}$ | 2.7 | 3.6 | 4.5 | ms | 4 |
|  |  |  | $\begin{array}{\|l\|} \hline \mathrm{V}_{\mathrm{DD}}=3.5 \mathrm{~V} \\ \mathrm{~S}-80915 \text { to } 26 \\ \hline \end{array}$ | 18 | 24 | 30 |  |  |
|  |  |  | $\begin{array}{\|l\|} \hline \mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V} \\ \mathrm{~S}-80927 \text { to } 39 \\ \hline \end{array}$ |  |  |  |  |  |
|  |  |  | $\begin{array}{\|l\|} \hline \mathrm{V}_{\mathrm{DD}}=6.0 \mathrm{~V} \\ \mathrm{~S}-80940 \text { to } 54 \\ \hline \end{array}$ |  |  |  |  |  |
|  |  |  | $\begin{array}{\|l\|} \hline \mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V} \\ \mathrm{~S}-80955 \text { to } 60 \end{array}$ |  |  |  |  |  |
| Detection voltage temperature coefficient ${ }^{* 2}$ | $\frac{\Delta-\mathrm{VDET}}{\Delta \mathrm{Ta} \bullet-\mathrm{VDET}}$ | $\mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | - | $\pm 100$ | $\pm 350$ | $\mathrm{ppm} /$ ${ }^{\circ} \mathrm{C}$ | 1 |

*1. $-\mathrm{V}_{\mathrm{DET}}$ : Actual detection voltage, $-\mathrm{V}_{\mathrm{DET}(\mathrm{S})}$ : Specified detection voltage (The center value of detection voltage range in Table 2.)
*2. The temperature change ratio in the detection voltage $\left[\mathrm{mV} /{ }^{\circ} \mathrm{C}\right]$ is calculated by using the following equation. $\frac{\Delta-V_{D E T}}{\Delta T a}\left[\mathrm{mV} /{ }^{\circ} \mathrm{C}\right]^{* 1}=-\mathrm{V}_{\mathrm{DET}}(\mathrm{Typ}.)[\mathrm{V}]^{* 2} \times \frac{\Delta-\mathrm{V}_{\text {DET }}}{\Delta \mathrm{Ta} \cdot-\mathrm{V}_{\text {DET }}}\left[\mathrm{ppm} /{ }^{\circ} \mathrm{C}\right]^{* 3} \div 1000$
*1. Temperature change ratio of the detection voltage
*2. Specified detection voltage
*3. Detection voltage temperature coefficient

## ■ Test Circuits

1. 


2.

*1. R is unnecessary for CMOS output products.
Figure 7
3.


Figure 9
5.

Figure 11


Figure 8
4.
*1. $R$ is unnecessary for CMOS output products.
Figure 10


## - Timing Chart

1. Nch Open-drain Output Products


Figure 12
2. CMOS Output Products


Remark For values of $V_{D D}$ less than minimum operating voltage, values of OUT pin output is free of the shaded region.

Figure 13

## - Operation

## 1. Basic Operation: CMOS Output (Active Low)

1-1. When the power supply voltage $\left(V_{D D}\right)$ is higher than the release voltage $\left(+V_{D E T}\right)$, the Nch transistor is OFF and the Pch transistor is ON to provide $V_{D D}$ (high) at the output. Since the Nch transistor N1 in
Figure 14 is OFF, the comparator input voltage is $\frac{\left(R_{b}+R_{c}\right) \bullet V_{d D}}{R_{A}+R_{b}+R_{c}}$.
1-2. When the $V_{D D}$ goes below $+V_{D E T}$, the output provides the $V_{D D}$ level, as long as the $V_{D D}$ remains above the detection voltage $-V_{D E T}$. When the $V_{D D}$ falls below $-V_{D E T}$ (point $A$ in Figure 15), the Nch transistor becomes ON, the Pch transistor becomes OFF, and the $\mathrm{V}_{\text {SS }}$ level appears at the output. At this time the Nch transistor N1 in Figure 14 becomes ON, the comparator input voltage is changed to $\frac{R_{B} \bullet V_{D D}}{R_{A}+R_{B}}$.

1-3. When the $V_{D D}$ falls below the minimum operating voltage, the output becomes undefined, or goes to the $V_{D D}$ when the output is pulled up to the $V_{D D}$.

1-4. The $\mathrm{V}_{S S}$ level appears when the $\mathrm{V}_{\mathrm{DD}}$ rises above the minimum operating voltage. The $\mathrm{V}_{S S}$ level still appears even when the $V_{D D}$ surpasses $-V_{D E T}$, as long as it does not exceed the release voltage $+V_{\text {DET }}$.

1-5. When $V_{D D}$ rises above $+V_{D E T}$ (point $B$ in Figure 15), the Nch transistor becomes OFF, and the Pch transistor becomes ON , and $V_{D D}$ appears at the output after the delay time ( $\mathrm{t}_{\mathrm{D}}$ ) counted by the delay circuit.

*1. Parasitic diode
Figure 14 Operation 1


Figure 15 Operation 2

## 2. Delay Circuit

The delay circuit delays the output signal from the time at which the power voltage ( $\mathrm{V}_{\mathrm{DD}}$ ) exceeds the release voltage ( $+\mathrm{V}_{\mathrm{DET}}$ ) when $\mathrm{V}_{\mathrm{DD}}$ is turned on. The output signal is not delayed when the $V_{D D}$ goes below the detection voltage ( $-\mathrm{V}_{\mathrm{DET}}$ ) (Refer to Figure 15). The delay time ( $\mathrm{t}_{\mathrm{D}}$ ) is determined by the time constant of the built-in constant current (approx. 100 nA ) and the attached external capacitor ( $\mathrm{C}_{\mathrm{D}}$ ), and calculated from the following equation.
$\mathrm{t}_{\mathrm{D}}(\mathrm{ms})=$ Delay coefficient $\times \mathrm{C}_{\mathrm{D}}(\mathrm{nF})$
Delay coefficient: $\left(25^{\circ} \mathrm{C}\right)$
Detection voltage $-\mathrm{V}_{\mathrm{DET}} \leq 1.4 \mathrm{~V}$
Min. 0.57, Typ. 0.77, Max. 0.96
Detection voltage $-\mathrm{V}_{\mathrm{DET}} \geq 1.5 \mathrm{~V}$
Nch open-drain output products: Min. 4.3, Typ. 5.7, Max. 7.2
CMOS output products: $\quad$ Min. 3.8, $\quad$ Typ. 5.1, Max. 6.4
Caution 1. When the CD pin is open, a double pulse shown in Figure 16 may appear at release. To avoid the double pulse, attach 20 pF or larger capacitor to the $C D$ pin. Do not apply voltage to the CD pin.


Figure 16
2. Print circuit board layout should be made in such a way that no current flows into or flows from the CD pin since the impedance of the CD pin is high, otherwise correct delay time cannot be provided.
3. There is no limit for the capacitance of the external capacitor ( $C_{D}$ ) as long as the leakage current of the capacitor can be ignored against the built-in constant current value. Leakage current causes deviation in delay time. When the leakage current is larger than the built-in constant current, no release takes place.

## 3. Other characteristics

## 3-1. Temperature Characteristic of Detection Voltage

The shaded area in Figure 17 shows the temperature characteristics of the detection voltage.

*1. $-\mathrm{V}_{\text {DET25 }}$ is an actual detection voltage value at $25^{\circ} \mathrm{C}$.
Figure 17 Temperature Characteristic of Detection Voltage (Example forS-80927C)

## 3-2. Temperature Characteristics of Release Voltage

The temperature coefficient $\frac{\Delta+V D E T}{\Delta T a}$ for the release voltage is calculated by the temperature coefficient of the detection voltage $\frac{\Delta-\mathrm{VDET}}{\Delta \mathrm{Ta}}$ as follows:
$\frac{\Delta+\mathrm{V}_{\mathrm{DET}}}{\Delta \mathrm{Ta}}=\frac{+\mathrm{V}_{\mathrm{DET}}}{-\mathrm{V}_{\mathrm{DET}}} \times \frac{\Delta-\mathrm{V}_{\mathrm{DET}}}{\Delta \mathrm{Ta}}$
The temperature coefficients for the release voltage and the detection voltage have the same sign consequently.

## 3-3. Temperature Characteristics of Hysteresis Voltage

The temperature characteristics for the hysteresis voltage is expressed as $\frac{\Delta+V_{D E T}}{\Delta T a}-\frac{\Delta-V_{D E T}}{\Delta T a}$ and is calculated as follows:
$\frac{\Delta+\mathrm{V}_{\mathrm{DET}}}{\Delta \mathrm{Ta}}-\frac{\Delta-\mathrm{V}_{\mathrm{DET}}}{\Delta \mathrm{Ta}}=\frac{\mathrm{V}_{\mathrm{HYS}}}{-\mathrm{V}_{\mathrm{DET}}} \times \frac{\Delta-\mathrm{V}_{\mathrm{DET}}}{\Delta \mathrm{Ta}}$

## ■ Standard Circuit


*1. R is unnecessary for CMOS output products.
*2. The delay capacitor $\left(C_{D}\right)$ should be connected directly to the CD pin and to the VSS pin.
Figure 18

## Caution The above connection diagram and constant will not guarantees successful operation. Perform through evaluation using the actual application to set the constant.

## Technical Terms

## 1. Detection Voltage ( $-\mathrm{V}_{\mathrm{DET}}$ ), Release Voltage ( $+\mathrm{V}_{\mathrm{DET}}$ )

The detection voltage $\left(-\mathrm{V}_{\mathrm{DET}}\right)$ is a voltage at which the output turns to low. This detection voltage varies slightly among products of the same specification. The variation of detection voltage between the specified minimum ( $-\mathrm{V}_{\mathrm{DET}}$ ) Min. and maximum ( $-\mathrm{V}_{\mathrm{DET}}$ ) Max. is called the detection voltage range (Refer to Figure 19).

Example: For the $\mathrm{S}-80927 \mathrm{CN}$, detection voltage lies in the range of $2.646 \leq\left(-\mathrm{V}_{\mathrm{DET}}\right) \leq 2.754$. This means that some $\mathrm{S}-80927 \mathrm{CNs}$ have 2.646 V for $-\mathrm{V}_{\mathrm{DET}}$ and some have 2.754 V .

The release voltage ( $+\mathrm{V}_{\mathrm{DET}}$ ) is a voltage at which the output turns to high. This release voltage varies slightly among products of the same specification. The variation of release voltage between the specified minimum ( $+\mathrm{V}_{\mathrm{DET}}$ ) Min. and maximum ( $+\mathrm{V}_{\mathrm{DET}}$ ) Max. is called the release voltage range (Refer to Figure 20). The range is calculated from the actual detection voltage ( $-\mathrm{V}_{\mathrm{DET}}$ ) of a product and is expressed by $-V_{D E T} \times 1.03 \leq+V_{D E T} \leq-V_{D E T} \times 1.08$ for $\mathrm{S}-80913$ to $\mathrm{S}-80914$, and by $-\mathrm{V}_{\mathrm{DET}} \times 1.03 \leq+\mathrm{V}_{\mathrm{DET}} \leq-\mathrm{V}_{\mathrm{DET}} \times 1.07$ for S 80915 to S-80960.

Example: For the $\mathrm{S}-80927 \mathrm{CN}$, the release voltage lies in the range of $2.725 \leq\left(+\mathrm{V}_{\mathrm{DET}}\right) \leq 2.947$. This means that some $\mathrm{S}-80927 \mathrm{CNs}$ have 2.725 V for $+\mathrm{V}_{\mathrm{DET}}$ and some have 2.947 V .


Figure 19 Detection Voltage (CMOS output products)


Figure 20 Release Voltage (CMOS output products)

Remark Although the detection voltage and release voltage overlap in the range of 2.725 V to 2.754 V , $+\mathrm{V}_{\mathrm{DET}}$ is always larger than $-\mathrm{V}_{\mathrm{DET}}$.

## 2. Hysteresis Width ( $\mathrm{V}_{\mathrm{HYS}}$ )

Hysteresis width is the voltage difference between the detection voltage and the release voltage (The voltage at point B -The voltage at point $\mathrm{A}=\mathrm{V}_{\mathrm{HYS}}$ in Figure 15). The existence of the hysteresis width avoids malfunction caused by noise on input signal.

## 3. Delay Time ( $\mathrm{t}_{\mathrm{D}}$ )

Delay time is a time internally measured from the instant at which input voltage to the VDD pin exceeds the release voltage $\left(+\mathrm{V}_{\mathrm{DET}}\right)$ to the point at which the output of the OUT pin inverts. The delay time changes according to the external capacitor ( $\mathrm{C}_{\mathrm{D}}$ ).


Figure 21

## 4. Through-type Current

The through-type current refers to the current that flows instantaneously at the time of detection and release of a voltage detector. The through-type current is large in CMOS output products, and small in Nch open-drain output products.

## 5. Oscillation

In applications where a resistor is connected to the voltage detector input (Figure 22), taking a CMOS active low product for example, the through-type current, which is generated when the output goes from low to high (release) causes a voltage drop equal to [through-type current] $\times$ [input resistance] across the resistor. When the input voltage drops below the detection voltage ( $-\mathrm{V}_{\mathrm{DET}}$ ) as a result, the output voltage goes to low level. In this state, the through-type current stops and its resultant voltage drop disappears, and the output goes from low to high. The through-type current again generated, a voltage drop appears, and repeatiing the process finally induces oscillation.


Figure 22 Example for Bad Implementation of Input Voltage Divider (CMOS Output Products)

## Precautions

- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- In CMOS output products of the S-809xxC series, the through-type current flows at the detection and the release. If the input impedance is high, oscillation may occur due to the voltage drop by the through-type current during releasing.
- When designing for mass production using an application circuit described herein, the product deviation and temperature characteristics should be taken into consideration. ABLIC Inc. shall not bear any responsibility for the patents on the circuits described herein.
- ABLIC Inc. claims no responsibility for any and all disputes arising out of or in connection with any infringement of the products including this IC upon patents owned by a third party.


## - Characteristics (Typical Data)


2. Hysteresis Voltage Width ( $\mathrm{V}_{\mathrm{HYs}}$ ) - Temperature ( Ta )





ABLIC Inc.
3. Current Consumption ( $I_{S S}$ ) - Input Voltage ( $V_{D D}$ )


4. Current Consumption ( $\mathrm{I}_{\mathrm{ss}}$ ) - Temperature ( Ta )







7. Nch Transistor Output Current (lout) - Input Voltage ( $\mathrm{V}_{\mathrm{DD}}$ )

8. Pch Transistor Output Current (IOUT) - Input Voltage( $\mathrm{V}_{\mathrm{DD}}$ )


9. Minimum Operating Voltage - Input Voltage( $\mathrm{V}_{\mathrm{DD}}$ )


ABLIC Inc.
10. Dynamic Response - $C_{\text {out }}$ (CD pin; open)









*1. $\mathrm{V}_{\mathrm{H}}=10 \mathrm{~V}$
*2. $\mathrm{V}_{\mathrm{IL}}=0.7 \mathrm{~V}$
Figure 23 Measurement Condition for Response Time
*1. R is unnecessary for CMOS output products.

Figure 24 Measurement Circuit for Response Time
Caution The above connection diagram and constant will not guarantees successful operation. Perform through evaluation using the actual application to set the constant.


*1. $\mathrm{V}_{\mathrm{IH}}=10 \mathrm{~V}$
*2. $\mathrm{V}_{\mathrm{IL}}=0.7 \mathrm{~V}$
Figure 25 Measuring Conditions of Delay Time


Figure 26 Measurement Circuit for Delay Time

## Caution The above connection diagram and constant will not guarantees successful operation.

 Perform through evaluation using the actual application to set the constant.
## Application Circuit Examples

## 1. Microcomputer Reset Circuits

If the power supply voltage to a microcomputer falls below the specified level, an unspecified operation may be performed or the contents of the memory register may be lost. When power supply voltage returns to normal, the microcomputer needs to be initialized before normal operations can be done.
Reset circuits protect microcomputers in the event of current being momentarily switched off or lowered.
Reset circuits shown in Figures 27 to 28 can be easily constructed with the help of the S-809xxC Series that has a low operating voltage, a high-precision detection voltage, hysteresis and the reset circuits.


Figure 27 Example for Reset Circuits(S-809xxCL)


Only for Nch open-drain products.

Figure 28 Example for Reset Circuits(S-809xxCN)

Caution The above connection diagram and constant will not guarantees successful operation. Perform through evaluation using the actual application to set the constant.

## 2. Change of Detection Voltage

In Nch open-drain output products of the S-809xxC Series, detection voltage can be changed using resistance dividers or diodes as shown in Figures 29 to 30. In Figure 29, hysteresis width also changes.


Detection voltage $=\frac{R_{A}+R_{B}}{R_{B}} \bullet-V_{D E T}$
Hysteresis width $=\frac{R_{A}+R_{B}}{R_{B}} \bullet$ VHYS
*1. $R_{A}$ should be $75 \mathrm{k} \Omega$ or less tp prevent oscillation.

## Caution If $R_{A}$ and $R_{B}$ are large, the hysteresis

 width may also be larger than the value given by the above equation due to through- type current (which flows slightly in an Nch open-drain products).Figure 29


Detection voltage $=\mathrm{V}_{\mathrm{f} 1}+\mathrm{V}_{\mathrm{f} 2}+\left(-\mathrm{V}_{\mathrm{DET}}\right)$

Figure 30

Caution The above connection diagram and constant will not guarantees successful operation. Perform through evaluation using the actual application to set the constant.


No. NP004-A-P-SD-2.0

| TITLE | SC82AB-A-PKG Dimensions |
| :---: | :---: |
| No. | NP004-A-P-SD-2.0 |
| ANGLE | m |
| UNIT | mm |
|  |  |
|  |  |
| ABLIC Inc. |  |



No. NP004-A-C-SD-3.0

| TITLE | SC82AB-A-Carrier Tape |
| :---: | :---: |
| No. | NP004-A-C-SD-3.0 |
| ANGLE |  |
| UNIT | mm |
|  |  |
|  |  |
| ABLIC Inc. |  |



No. NP004-A-C-S1-2.0

| TITLE | SC82AB-A-Carrier Tape |
| :---: | :---: |
| No. | NP004-A-C-S1-2.0 |
| ANGLE |  |
| UNIT | mm |
|  |  |
|  |  |
| ABLIC Inc. |  |



No. NP004-A-R-SD-1. 1

| TITLE | SC82AB-A-Reel |  |  |
| :---: | :---: | :---: | :---: |
|  | NP004-A-R-SD-1.1 |  |  |
| ANGLE | QTY. |  |  |
| UNIT | mm |  |  |
|  |  |  |  |
|  | ABLIC Inc. |  |  |



No. MP005-A-P-SD-1.3

| TITLE | SOT235-A-PKG Dimensions |
| :---: | :---: |
| No. | MP005-A-P-SD-1.3 |
| ANGLE | $\square$ |
| UNIT | mm |
|  |  |
|  |  |
| ABLIC Inc. |  |



No. MP005-A-C-SD-2.1

| TITLE | SOT235-A-Carrier Tape |
| :---: | :---: |
| No. | MP005-A-C-SD-2.1 |
| ANGLE |  |
| UNIT | mm |
|  |  |
|  |  |
| ABLIC Inc. |  |



No. MP005-A-R-SD-1.1

| TITLE | SOT235-A-Reel |  |
| :---: | :---: | :---: |
| No. | MP005-A-R-SD-1.1 |  |
| ANGLE |  | QTY. |
| UNIT | mm |  |
|  |  |  |
|  |  |  |
| ABLIC Inc. |  |  |



No. PF004-A-P-SD-6.0

| TITLE | SNT-4A-A-PKG Dimensions |
| :---: | :---: |
| No. | PF004-A-P-SD-6.0 |
| ANGLE | $\square$ |
| UNIT | mm |
|  |  |
|  |  |
| ABLIC Inc. |  |



No. PF004-A-C-SD-2.0

| TITLE | SNT-4A-A-Carrier Tape |
| :---: | :---: |
| No. | PF004-A-C-SD-2.0 |
| ANGLE |  |
| UNIT | mm |
|  |  |
|  |  |
| ABLIC Inc. |  |



No. PF004-A-R-SD-1.0

| TITLE | SNT-4A-A-Reel |  |  |
| :---: | :---: | :---: | :---: |
|  | PF004-A-R-SD-1.0 |  |  |
| ANGLE |  |  |  |
| UNIT | mm | QTY. |  |
|  | 5000 |  |  |
|  |  |  |  |
|  |  |  |  |

ABLIC Inc.

※1．ランドパターンの幅に注意してください（ 0.25 mm min．／ 0.30 mm typ．）。
※2．パッケージ中央にランドパターンを広げないでください（ $1.10 \mathrm{~mm} \sim 1.20 \mathrm{~mm}$ ）。
注意 1．パッケージのモールド樹脂下にシルク印刷やハンダ印刷などしないでください。
2．パッケージ下の配線上のソルダーレジストなどの厚みをランドパターン表面から 0.03 mm以下にしてください。
3．マスク開ロサイズと開口位置はランドパターンと合わせてください。
4．詳細は＂SNTパッケージ活用の手引き＂を参照してください。
※1．Pay attention to the land pattern width（ 0.25 mm min．／ 0.30 mm typ．）．
$※ 2$ ．Do not widen the land pattern to the center of the package（ 1.10 mm to 1.20 mm ）．
Caution 1．Do not do silkscreen printing and solder printing under the mold resin of the package．
2．The thickness of the solder resist on the wire pattern under the package should be 0.03 mm or less from the land pattern surface．
3．Match the mask aperture size and aperture position with the land pattern．
4．Refer to＂SNT Package User＇s Guide＂for details．
※1．请注意焊盘模式的宽度（ 0.25 mm min．$/ 0.30 \mathrm{~mm}$ typ．）。
※2．请勿向封装中间扩展焊盘模式（ $1.10 \mathrm{~mm} \sim 1.20 \mathrm{~mm}$ ）。
注意1．请勿在树脂型封装的下面印刷丝网，焊锡。
2．在封装下，布线上的阻焊膜厚度（从焊盘模式表面起）请控制在 0.03 mm 以下。
3．钢网的开口尺寸和开口位置请与焊盘模式对齐。
4．详细内容请参阅＂SNT 封装的应用指南＂。

No．PF004－A－L－SD－4． 1

| TITLE | SNT－4A－A <br> －Land Recommendation |
| :---: | :---: |
| No． | PF004－A－L－SD－4．1 |
| ANGLE |  |
| UNIT | mm |
|  |  |
|  |  |
| ABLIC Inc． |  |

## Disclaimers (Handling Precautions)

1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design.
ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein.
3. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the incorrect information described herein.
4. Be careful to use the products within their ranges described herein. Pay special attention for use to the absolute maximum ratings, operation voltage range and electrical characteristics, etc.
ABLIC Inc. is not liable for any losses, damages, claims or demands caused by failures and / or accidents, etc. due to the use of the products outside their specified ranges.
5. Before using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
7. The products are strictly prohibited from using, providing or exporting for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by any provision or export to the person or entity who intends to develop, manufacture, use or store nuclear, biological or chemical weapons or missiles, or use any other military purposes.
8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses by ABLIC, Inc. Do not apply the products to the above listed devices and equipments.
ABLIC Inc. is not liable for any losses, damages, claims or demands caused by unauthorized or unspecified use of the products.
9. In general, semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction.
The entire system in which the products are used must be sufficiently evaluated and judged whether the products are allowed to apply for the system on customer's own responsibility.
10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc.
12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used.
13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party is strictly prohibited without the express permission of ABLIC Inc.
14. For more details on the information described herein or any other questions, please contact ABLIC Inc.'s sales representative
15. This Disclaimers have been delivered in a text using the Japanese language, which text, despite any translations into the English language and the Chinese language, shall be controlling.
