# **TDA5051A**

# Home automation modem

Rev. 5 — 13 January 2011

**Product data sheet** 

### 1. General description

The TDA5051A is a modem IC, specifically dedicated to ASK transmission by means of the home power supply network, at 600 baud or 1200 baud data rate. It operates from a single 5 V supply.

#### 2. Features and benefits

- Full digital carrier generation and shaping
- Modulation/demodulation frequency set by clock adjustment, from microcontroller or on-chip oscillator
- High clock rate of 6-bit D/A (Digital to Analog) converter for rejection of aliasing components
- Fully integrated output power stage with overload protection
- Automatic Gain Control (AGC) at receiver input
- 8-bit A/D (Analog to Digital) converter and narrow digital filtering
- Digital demodulation delivering baseband data
- Easy compliance with EN50065-1 with simple coupling network
- Few external components for low cost applications
- SO16 plastic package

# 3. Applications

- Home appliance control (air conditioning, shutters, lighting, alarms and so on)
- Energy/heating control
- Amplitude Shift Keying (ASK) data transmission using the home power network



### 4. Quick reference data

Table 1. Quick reference data

| Symbol               | Parameter                                                       | Conditions                                                                 |            | Min  | Тур   | Max   | Unit      |
|----------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------|------------|------|-------|-------|-----------|
| $V_{DD}$             | supply voltage                                                  |                                                                            |            | 4.75 | 5.0   | 5.25  | V         |
| I <sub>DD(tot)</sub> | total supply current                                            | $f_{\rm osc} = 8.48  \rm MHz$                                              |            |      |       |       |           |
|                      |                                                                 | Reception mode                                                             |            | -    | 28    | 38    | mA        |
|                      |                                                                 | Transmission mode;<br>$\overline{\text{DATA\_IN}} = 0$ ; $Z_L = 30 \Omega$ | <u>[1]</u> | -    | 47    | 68    | mA        |
|                      |                                                                 | Power-down mode                                                            |            | -    | 19    | 25    | mA        |
| f <sub>cr</sub>      | carrier frequency                                               |                                                                            | [2]        | -    | 132.5 | -     | kHz       |
| f <sub>osc</sub>     | oscillator frequency                                            |                                                                            |            | 6.08 | -     | 9.504 | MHz       |
| $V_{o(rms)}$         | output carrier signal (RMS value)                               | DATA_IN = LOW;<br>Z <sub>L</sub> = CISPR16                                 |            | 120  | -     | 122   | dΒμV      |
| V <sub>i(rms)</sub>  | input signal (RMS value)                                        |                                                                            | [3]        | 82   | -     | 122   | $dB\mu V$ |
| THD                  | total harmonic distortion on CISPR16 load with coupling network |                                                                            |            | -    | -55   | -     | dB        |
| T <sub>amb</sub>     | ambient temperature                                             |                                                                            |            | -50  | -     | +100  | °C        |
|                      |                                                                 |                                                                            |            |      |       |       |           |

<sup>[1]</sup> The value of the total transmission mode current is the sum of I<sub>DD(RX/TX)(tot)</sub> + I<sub>DD(PAMP)</sub> in the <u>Table 5 "Characteristics"</u>.

# 5. Ordering information

Table 2. Ordering information

| Type number | Package |                                                            |          |  |  |  |  |
|-------------|---------|------------------------------------------------------------|----------|--|--|--|--|
|             | Name    | Description                                                | Version  |  |  |  |  |
| TDA5051AT   | SO16    | plastic small outline package; 16 leads; body width 7.5 mm | SOT162-1 |  |  |  |  |

<sup>[2]</sup> Frequency range corresponding to the EN50065-1 band. However, the modern can operate at any lower oscillator frequency.

<sup>[3]</sup> The minimum value can be improved by using an external amplifier; see application diagrams Figure 19 and Figure 20.

# 6. Block diagram



# 7. Pinning information

### 7.1 Pinning



## 7.2 Pin description

Table 3. Pin description

| Symbol     | Pin | Description                               |
|------------|-----|-------------------------------------------|
| DATA_IN    | 1   | digital data input (active LOW)           |
| DATA_OUT   | 2   | digital data output (active LOW)          |
| $V_{DDD}$  | 3   | digital supply voltage                    |
| CLK_OUT    | 4   | clock output                              |
| DGND       | 5   | digital ground                            |
| SCANTEST   | 6   | test input (LOW in application)           |
| OSC1       | 7   | oscillator input                          |
| OSC2       | 8   | oscillator output                         |
| APGND      | 9   | analog ground for power amplifier         |
| TX_OUT     | 10  | analog signal output                      |
| $V_{DDAP}$ | 11  | analog supply voltage for power amplifier |
| AGND       | 12  | analog ground                             |
| $V_{DDA}$  | 13  | analog supply voltage                     |
| RX_IN      | 14  | analog signal input                       |
| PD         | 15  | power-down input (active HIGH)            |
| TEST1      | 16  | test input (HIGH in application)          |
| PD         | 15  | power-down input (active HIGH)            |

Home automation modem

### 8. Functional description

Both transmission and reception stages are controlled either by the master clock of the microcontroller or by the on-chip reference oscillator connected to a crystal. This ensures the accuracy of the transmission carrier and the exact trimming of the digital filter, thus making the performance totally independent of application disturbances such as component spread, temperature, supply drift and so on.

The interface with the power network is made by means of an LC network (see Figure 15). The device includes a power output stage that feeds a 120 dB $\mu$ V (RMS) signal on a typical 30  $\Omega$  load.

To reduce power consumption, the IC is disabled by a power-down input (pin PD): in this mode, the on-chip oscillator remains active and the clock continues to be supplied at pin CLK\_OUT. For low-power operation in reception mode, this pin can be dynamically controlled by the microcontroller, see Section 8.4 "Power-down mode".

When the circuit is connected to an external clock generator (see <u>Figure 6</u>), the clock signal must be applied at pin OSC1 (pin 7); OSC2 (pin 8) must be left open-circuit. <u>Figure 7</u> shows the use of the on-chip clock circuit.

All logic inputs and outputs are compatible with TTL/CMOS levels, providing an easy connection to a standard microcontroller I/O port.

The digital part of the IC is fully scan-testable. Two digital inputs, SCANTEST and TEST1, are used for production test: these pins must be left open-circuit in functional mode (correct levels are internally defined by pull-up or pull-down resistors).

#### 8.1 Transmission mode

To provide strict stability with respect to environmental conditions, the carrier frequency is generated by scanning the ROM memory under the control of the microcontroller clock or the reference frequency provided by the on-chip oscillator. High frequency clocking rejects the aliasing components to such an extent that they are filtered by the coupling LC network and do not cause any significant disturbance. The data modulation is applied through pin DATA\_IN and smoothly applied by specific digital circuits to the carrier (shaping). Harmonic components are limited in this process, thus avoiding unacceptable disturbance of the transmission channel (according to CISPR16 and EN50065-1 recommendations). A –55 dB Total Harmonic Distortion (THD) is reached when the typical LC coupling network (or an equivalent filter) is used.

The DAC and the power stage are set in order to provide a maximum signal level of 122 dB $\mu$ V (RMS) at the output.

The output of the power stage (TX\_OUT) must **always** be connected to a decoupling capacitor, because of a DC level of 0.5V<sub>DD</sub> at this pin, which is present even when the device is not transmitting. This pin must also be **protected against overvoltage and negative transient signals**. The DC level of TX\_OUT can be used to bias a unipolar transient suppressor, as shown in the application diagram (see Figure 15).

Direct connection to the mains is done through an LC network for low-cost applications. However, an HF signal transformer could be used when power-line insulation has to be performed.

**Product data sheet** 

Home automation modem

Remark: In transmission mode, the receiving part of the circuit is **not disabled** and the detection of the transmitted signal is normally performed. In this mode, the gain chosen before the beginning of the transmission is stored, and the **AGC** is internally set to **–6 dB** as long as DATA\_IN is LOW. Then, the old gain setting is automatically restored.

#### 8.2 Reception mode

The input signal received by the modem is applied to a wide range input amplifier with AGC (–6 dB to +30 dB). This is basically for noise performance improvement and signal level adjustment, which ensures a maximum sensitivity of the ADC. An 8-bit conversion is then performed, followed by digital band-pass filtering, to meet the CISPR16 normalization and to comply with some additional limitations met in current applications.

After digital demodulation, the baseband data signal is made available after pulse shaping.

The signal pin (RX\_IN) is a high-impedance input which has to be protected and DC decoupled for the same reasons as with pin TX\_OUT. The high sensitivity (82 dB $\mu$ V) of this input requires an efficient 50 Hz rejection filter (realized by the LC coupling network), which also acts as an anti-aliasing filter for the internal digital processing; (see Figure 15).

#### 8.3 Data format

#### 8.3.1 Transmission mode

The data input (DATA\_IN) is active LOW: this means that a burst is generated on the line (pin TX\_OUT) when DATA\_IN pin is LOW.

Pin TX\_OUT is in a high-impedance state as long as the device is not transmitting. Successive logic 1s are treated in a Non-Return-to-Zero (NRZ) mode, see pulse shapes in Figure 8 and Figure 9.

#### 8.3.2 Reception mode

The data output (pin DATA\_OUT) is active LOW; this means that the data output is LOW when a burst is received. Pin DATA\_OUT remains LOW as long as a burst is received.

#### 8.4 Power-down mode

Power-down input (pin PD) is active HIGH; this means that the power consumption is minimum when pin PD is HIGH. Now, all functions are disabled, except clock generation.

# 9. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter            | Conditions | Min | Max  | Unit |
|------------------|----------------------|------------|-----|------|------|
| $V_{DD}$         | supply voltage       |            | 4.5 | 5.5  | V    |
| f <sub>osc</sub> | oscillator frequency |            | -   | 12   | MHz  |
| T <sub>stg</sub> | storage temperature  |            | -50 | +150 | °C   |
| T <sub>amb</sub> | ambient temperature  |            | -50 | +100 | °C   |
| T <sub>i</sub>   | junction temperature |            | -   | 125  | °C   |

### 10. Characteristics

Table 5. Characteristics

 $V_{DDD} = V_{DDA} = 5~V \pm 5~\%;~T_{amb} = -40~^{\circ}C~to~+85~^{\circ}C;~V_{DDD}~connected~to~V_{DDA};~DGND~connected~to~AGND.$ 

| Symbol                      | Parameter                              | Conditions                                                                                              | Min               | Тур | Max             | Unit |
|-----------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------|-----|-----------------|------|
| Supply                      |                                        |                                                                                                         |                   |     |                 |      |
| $V_{DD}$                    | supply voltage                         |                                                                                                         | 4.75              | 5   | 5.25            | V    |
| I <sub>DD(tot)</sub>        | total supply current                   | $f_{\rm osc}$ = 8.48 MHz                                                                                |                   |     |                 |      |
|                             |                                        | Reception mode                                                                                          | -                 | 28  | 38              | mA   |
|                             |                                        | Transmission mode; DATA_IN = 0; $Z_L = 30 \Omega$                                                       | [1] -             | 47  | 68              | mA   |
|                             |                                        | Power-down mode                                                                                         | -                 | 19  | 25              | mA   |
| I <sub>DD(RX/TX)(tot)</sub> | total analog + digital supply current  | $V_{DD}$ = 5 V ± 5 %;<br>Transmission or<br>Reception mode                                              | -                 | 28  | 38              | mA   |
| I <sub>DD(PD)(tot)</sub>    | total analog + digital supply current  | $V_{DD}$ = 5 V ± 5 %;<br>PD = HIGH;<br>Power-down mode                                                  | -                 | 19  | 25              | mA   |
| I <sub>DD(PAMP)</sub>       | power amplifier supply current         | $V_{DD}$ = 5 V ± 5 %;<br>$Z_{L}$ = 30 $\Omega$ ;<br>$\overline{DATA\_IN}$ = LOW in<br>Transmission mode | -                 | 19  | 30              | mA   |
| $I_{DD(PAMP)(max)}$         | maximum power amplifier supply current | $V_{DD}$ = 5 V ± 5 %;<br>$Z_{L}$ = 1 $\Omega$ ;<br>DATA_IN = LOW in<br>Transmission mode                | -                 | 76  | -               | mA   |
| DATA_IN and                 | I PD inputs; DATA_OUT and              | CLK_OUT outputs                                                                                         |                   |     |                 |      |
| $V_{IH}$                    | HIGH-level input voltage               |                                                                                                         | $0.2V_{DD} + 0.9$ | -   | $V_{DD} + 0.5$  | V    |
| $V_{IL}$                    | LOW-level input voltage                |                                                                                                         | -0.5              | -   | $0.2V_{DD}-0.1$ | V    |
| $V_{OH}$                    | HIGH-level output voltage              | $I_{OH} = -1.6 \text{ mA}$                                                                              | 2.4               | -   | -               | V    |
| $V_{OL}$                    | LOW-level output voltage               | $I_{OL} = 1.6 \text{ mA}$                                                                               | -                 | -   | 0.45            | V    |

TDA5051

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2011. All rights reserved.

 Table 5.
 Characteristics ...continued

 $V_{DDD} = V_{DDA} = 5 \text{ V} \pm 5 \text{ %; } T_{amb} = -40 \text{ °C to } +85 \text{ °C; } V_{DDD} \text{ connected to } V_{DDA}; \text{ DGND connected to AGND.}$ 

| Symbol                                | Parameter                                                                                                          | Conditions                                                                                                                                            |        | Min                | Тур        | Max               | Unit    |
|---------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------------|------------|-------------------|---------|
|                                       | and OSC2 output (OSC2 only ernal clock generator)                                                                  | used for driving extern                                                                                                                               | nal qu | uartz crysta       | l; must be | left open-circu   | it when |
| V <sub>IH</sub>                       | HIGH-level input voltage                                                                                           |                                                                                                                                                       |        | 0.7V <sub>DD</sub> | -          | $V_{DD} + 0.5$    | V       |
| V <sub>IL</sub>                       | LOW-level input voltage                                                                                            |                                                                                                                                                       |        | -0.5               | -          | $0.2V_{DD} - 0.1$ | V       |
| V <sub>OH</sub>                       | HIGH-level output voltage                                                                                          | $I_{OH} = -1.6 \text{ mA}$                                                                                                                            |        | 2.4                | -          | -                 | V       |
| V <sub>OL</sub>                       | LOW-level output voltage                                                                                           | I <sub>OL</sub> = 1.6 mA                                                                                                                              |        | -                  | -          | 0.45              | V       |
| Clock                                 |                                                                                                                    |                                                                                                                                                       |        |                    |            |                   |         |
| f <sub>osc</sub>                      | oscillator frequency                                                                                               |                                                                                                                                                       |        | 6.080              | -          | 9.504             | MHz     |
| f <sub>osc</sub> /f <sub>cr</sub>     | ratio between oscillator and carrier frequency                                                                     |                                                                                                                                                       |        | -                  | 64         | -                 |         |
| f <sub>osc</sub> /f <sub>CLKOUT</sub> | ratio between oscillator and clock output frequency                                                                |                                                                                                                                                       |        | -                  | 2          | -                 |         |
| Transmissio                           | n mode                                                                                                             |                                                                                                                                                       |        |                    |            |                   |         |
| f <sub>cr</sub>                       | carrier frequency                                                                                                  | $f_{\rm osc} = 8.48  \rm MHz$                                                                                                                         | [2]    | -                  | 132.5      | -                 | kHz     |
| t <sub>su</sub>                       | set-up time of the shaped burst                                                                                    | f <sub>osc</sub> = 8.48 MHz;<br>see <u>Figure 8</u>                                                                                                   |        | -                  | 170        | -                 | μS      |
| t <sub>h</sub>                        | hold time of the shaped burst                                                                                      | f <sub>osc</sub> = 8.48 MHz;<br>see <u>Figure 8</u>                                                                                                   |        | -                  | 170        | -                 | μS      |
| $t_{W(DI)(min)}$                      | minimum pulse width of DATA_IN signal                                                                              | f <sub>osc</sub> = 8.48 MHz;<br>see <u>Figure 8</u>                                                                                                   |        | -                  | 190        | -                 | μS      |
| $V_{o(rms)}$                          | output carrier signal<br>(RMS value)                                                                               | $\overline{DATA\_IN} = LOW;$<br>$Z_L = CISPR16$                                                                                                       |        | 120                | -          | 122               | dBμV    |
| I <sub>o(max)</sub>                   | power amplifier maximum output current (peak value)                                                                | $\overline{DATA\_IN} = LOW;$ $Z_L = 1 \Omega$                                                                                                         |        | -                  | 160        | -                 | mA      |
| Z <sub>o</sub>                        | output impedance of the power amplifier                                                                            |                                                                                                                                                       |        | -                  | 5          | -                 | Ω       |
| V <sub>O</sub>                        | output DC level at pin TX_OUT                                                                                      |                                                                                                                                                       |        | -                  | 2.5        | -                 | V       |
| THD                                   | total harmonic distortion on<br>CISPR16 load with the<br>coupling network (measured<br>on the first ten harmonics) | $V_{o(rms)}$ = 121 dB $\mu$ V on CISPR16 load;<br>$f_{osc}$ = 8.48 MHz;<br>DATA_IN = LOW (no modulation);<br>see <u>Figure 3</u> and <u>Figure 22</u> |        | -                  | <b>-55</b> | -                 | dB      |
| B <sub>-20dB</sub>                    | bandwidth of the shaped<br>output signal (at –20 dB)<br>on CISPR16 load with the<br>coupling network               | $V_{o(rms)}$ = 121 dB $\mu$ V on CISPR16 load;<br>$f_{osc}$ = 8.48 MHz;<br>DATA_IN = 300 Hz;<br>duty factor = 50 %;<br>see Figure 4                   |        | -                  | 3000       | -                 | Hz      |

 Table 5.
 Characteristics ...continued

 $V_{DDD} = V_{DDA} = 5 \text{ V} \pm 5 \text{ %; } T_{amb} = -40 \text{ °C to } +85 \text{ °C; } V_{DDD} \text{ connected to } V_{DDA}; \text{ DGND connected to AGND.}$ 

| Symbol                   | Parameter                                                                                                                                                                                                                                                                                                   | Conditions                                                                                           | Min             | Тур | Max | Unit                 |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------|-----|-----|----------------------|
| Reception                | mode                                                                                                                                                                                                                                                                                                        |                                                                                                      |                 |     |     |                      |
| $V_{i(rms)}$             | analog input signal<br>(RMS value)                                                                                                                                                                                                                                                                          |                                                                                                      | [ <u>3</u> ] 82 | -   | 122 | dΒμV                 |
| VI                       | DC level at pin RX_IN                                                                                                                                                                                                                                                                                       |                                                                                                      | -               | 2.5 | -   | V                    |
| Z <sub>i</sub>           | RX_IN input impedance                                                                                                                                                                                                                                                                                       |                                                                                                      | -               | 50  | -   | $k\Omega$            |
| $R_{AGC}$                | AGC range                                                                                                                                                                                                                                                                                                   |                                                                                                      | -               | 36  | -   | dB                   |
| $t_{c(AGC)}$             | AGC time constant                                                                                                                                                                                                                                                                                           | f <sub>osc</sub> = 8.48 MHz;<br>see <u>Figure 5</u>                                                  | -               | 296 | -   | μS                   |
| $t_{\text{d(dem)(su)}}$  | demodulation delay set-up time                                                                                                                                                                                                                                                                              | f <sub>osc</sub> = 8.48 MHz;<br>see <u>Figure 21</u>                                                 | -               | 350 | 400 | μ\$                  |
| $t_{d(dem)(h)}$          | demodulation delay hold time                                                                                                                                                                                                                                                                                | f <sub>osc</sub> = 8.48 MHz;<br>see <u>Figure 21</u>                                                 | -               | 420 | 470 | μS                   |
| B <sub>det</sub>         | detection bandwidth                                                                                                                                                                                                                                                                                         | $f_{\rm osc} = 8.48 \; \rm MHz$                                                                      | -               | 3   | -   | kHz                  |
| BER                      | bit error rate                                                                                                                                                                                                                                                                                              | f <sub>osc</sub> = 8.48 MHz;<br>600 baud;<br>S/N = 35 dB;<br>signal 76 dBμV;<br>see <u>Figure 23</u> | -               | 1   | -   | 1 × 10 <sup>-4</sup> |
| Power-up t               | iming                                                                                                                                                                                                                                                                                                       |                                                                                                      |                 |     |     |                      |
| $t_{d(pu)(TX)}$          | dela <u>y between</u> power-up<br>and DATA_IN in<br>transmission mode                                                                                                                                                                                                                                       | XTAL = 8.48 MHz;<br>C1 = C2 = 27 pF;<br>$R_p$ = 2.2 MΩ;<br>see Figure 10                             | -               | 1   | -   | μЅ                   |
| $t_{d(pu)(RX)}$          | delay between power-up and DATA_OUT in ceception mode $XTAL = 8.48 \text{ MHz};$ $C1 = C2 = 27 \text{ pF};$ $R_p = 2.2 \text{ M}\Omega;$ $f_{RXIN} = 132.5 \text{ kHz};$ $120 \text{ dB}\mu\text{V}$ sine wave; see Figure 11                                                                               |                                                                                                      | -               | 1   | -   | μS                   |
| Power-dow                | n timing                                                                                                                                                                                                                                                                                                    |                                                                                                      |                 |     |     |                      |
| $t_{d(pd)(TX)}$          | delay between PD = 0 and DATA_IN in transmission mode                                                                                                                                                                                                                                                       | f <sub>osc</sub> = 8.48 MHz;<br>see <u>Figure 12</u>                                                 | -               | 10  | -   | μs                   |
| $t_{d(pd)(RX)}$          | $\begin{array}{ll} \underline{\text{delay between PD}} = 0 \text{ and} & f_{\text{osc}} = 8.48 \text{ MHz}; \\ \hline \text{DATA\_OUT in reception} & f_{\text{RXIN}} = 132.5 \text{ kHz}; \\ \hline \text{mode} & 120 \text{ dB}_{\mu}\text{V sine wave}; \\ \hline \text{see Figure 13} & \\ \end{array}$ |                                                                                                      | -               | 500 | -   | μs                   |
| t <sub>active(min)</sub> | minimum active time with T = 10 ms power-down period in reception mode                                                                                                                                                                                                                                      | $f_{OSC}$ = 8.48 MHz;<br>$f_{RXIN}$ = 132.5 kHz;<br>120 dB $_{\mu}$ V sine wave;<br>see Figure 14    | -               | 1   | -   | μs                   |

<sup>[1]</sup> The value of the total transmission mode current is the sum of  $I_{DD(RX/TX)(tot)} + I_{DD(PAMP)}$ .

**Product data sheet** 

<sup>[2]</sup> Frequency range corresponding to the EN50065-1 band. However, the modem can operate at any lower oscillator frequency.

<sup>[3]</sup> The minimum value can be improved by using an external amplifier; see application diagrams Figure 19 and Figure 20.







TDA5051A

All information provided in this document is subject to legal disclaimers

© NXP B.V. 2011. All rights reserved.

# 11. Timing

### 11.1 Configuration for clock





Table 6. Clock oscillator parameters

| Oscillator frequency f <sub>osc</sub> | Carrier<br>frequency f <sub>cr</sub> | Clock output frequency <sup>1</sup> / <sub>2</sub> f <sub>osc</sub> | External components                                                                                       |
|---------------------------------------|--------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| 6.080 MHz to<br>9.504 MHz             | 95 kHz to<br>148.5 kHz               | 3.040 MHz to 4.752 MHz                                              | C1 = C2 = 27 pF to 47 pF;<br>$R_p$ = 2.2 M $\Omega$ to 4.7 M $\Omega$ ;<br>XTAL = standard quartz crystal |

Table 7. Calculation of parameters depending on the clock frequency

| Symbol              | Parameter                                         | Conditions                                                   | Unit |
|---------------------|---------------------------------------------------|--------------------------------------------------------------|------|
| f <sub>osc</sub>    | oscillator frequency                              | with on-chip oscillator: frequency of the crystal quartz     | Hz   |
|                     |                                                   | with external clock: frequency of the signal applied at OSC1 | Hz   |
| f <sub>CLKOUT</sub> | clock output frequency                            | <sup>1</sup> / <sub>2</sub> f <sub>osc</sub>                 | Hz   |
| f <sub>cr</sub>     | carrier frequency/digital filter tuning frequency | <sup>1</sup> / <sub>64</sub> f <sub>osc</sub>                | Hz   |
| t <sub>su</sub>     | set-up time of the shaped burst                   | 23/f <sub>cr</sub> or 1472/f <sub>osc</sub>                  | S    |
| t <sub>h</sub>      | hold time of the shaped burst                     | 23/f <sub>cr</sub> or 1472/f <sub>osc</sub>                  | S    |
| $t_{W(DI)(min)}$    | minimum pulse width of DATA_IN signal             | t <sub>su</sub> + 1/f <sub>cr</sub>                          | S    |

TDA5051A

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2011. All rights reserved.

Table 7. Calculation of parameters depending on the clock frequency ...continued

| Symbol                 | Parameter                                | Conditions                    | Unit |
|------------------------|------------------------------------------|-------------------------------|------|
| $t_{W(burst)(min)}$    | minimum burst time of $V_{O(DC)}$ signal | $t_{W(DI)(min)} + t_h$        | s    |
| t <sub>c(AGC)</sub>    | AGC time constant                        | 2514/f <sub>osc</sub>         | s    |
| t <sub>su(demod)</sub> | demodulation set-up time                 | 3200/f <sub>osc</sub> (max.)  | s    |
| t <sub>h(demod)</sub>  | demodulation hold time                   | 3800/f <sub>osc</sub> (≈max.) | S    |



Table 8. Relationship between  $\overline{DATA\_IN}$  and  $\overline{TX\_OUT}$  X = don't care.

| PD | DATA_IN | TX_OUT                                 |
|----|---------|----------------------------------------|
| 1  | Χ       | high-impedance                         |
| 0  | 1       | high-impedance (after t <sub>h</sub> ) |
| 0  | 0       | active with DC offset                  |



### 11.2 Timing diagrams







#### Home automation modem





# 12. Application information





#### a. Gain



#### b. Input impedance

 $f_{cr}$  = 115.2 kHz; L = 47  $\mu$ H; C = 47 nF.

Main features of the coupling network: 50 Hz rejection > 80 dB; anti-aliasing for the digital filter > 50 dB at the sampling frequency ( $\frac{1}{2}f_{osc}$ ). Input impedance always higher than 10  $\Omega$  within the 95 kHz to 148.5 kHz band.

Fig 16. Gain (a) and input impedance (b) of the coupling network





#### Home automation modem



Fig 19. Application diagram without power line insulation, with improved sensitivity (68 dB $\mu$ V typ.)

#### Home automation modem



Fig 20. Application diagram with power line insulation, with improved sensitivity (68 dB $\mu$ V typ.)

Home automation modem

### 13. Test information





Fig 22. Test set-up for measuring THD and bandwidth of the TX\_OUT signal

(4) The CISPR16 network provides a -6 dB attenuation.

(3) Tuned for  $f_{cr} = 132.5 \text{ kHz}$ .

#### Home automation modem



21 of 29

## 14. Package outline

#### SO16: plastic small outline package; 16 leads; body width 7.5 mm

SOT162-1



#### Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE<br>VERSION | REFERENCES |        |       | EUROPEAN | ISSUE DATE |                                  |
|--------------------|------------|--------|-------|----------|------------|----------------------------------|
|                    | IEC        | JEDEC  | JEITA |          | PROJECTION | ISSUE DATE                       |
| SOT162-1           | 075E03     | MS-013 |       |          |            | <del>-99-12-27</del><br>03-02-19 |

Fig 24. Package outline SOT162-1 (SO16)

A5051A All information provided in this document is subject to legal disclaimers.

NXP B.V. 2011. All rights reserved

## 15. Handling information

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling ensure that the appropriate precautions are taken as described in JESD625-A or equivalent standards.

# 16. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note AN10365 "Surface mount reflow soldering description".

#### 16.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

#### 16.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

#### 16.3 Wave soldering

Key characteristics in wave soldering are:

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2011. All rights reserved.

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

### 16.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 25</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 9 and 10

Table 9. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |
|------------------------|---------------------------------|-------|--|
|                        | Volume (mm³)                    |       |  |
|                        | < 350                           | ≥ 350 |  |
| < 2.5                  | 235                             | 220   |  |
| ≥ 2.5                  | 220                             | 220   |  |

Table 10. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C)  Volume (mm³) |             |        |
|------------------------|-----------------------------------------------|-------------|--------|
|                        |                                               |             |        |
|                        | < 350                                         | 350 to 2000 | > 2000 |
| < 1.6                  | 260                                           | 260         | 260    |
| 1.6 to 2.5             | 260                                           | 250         | 245    |
| > 2.5                  | 250                                           | 245         | 245    |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 25.

#### Home automation modem



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

### 17. Abbreviations

Table 11. Abbreviations

| Description                             |
|-----------------------------------------|
| Analog-to-Digital Converter             |
| Automatic Gain Control                  |
| Amplitude Shift Keying                  |
| Complementary Metal-Oxide Semiconductor |
| Digital-to-Analog Converter             |
| High-Frequency                          |
| Input/Output                            |
| Integrated Circuit                      |
| inductor-capacitor filter               |
| Non-Return-to-Zero                      |
| Root Mean Squared                       |
| Read-Only Memory                        |
| Total Harmonic Distortion               |
| Transistor-Transistor Logic             |
|                                         |

# 18. Revision history

#### Table 12. Revision history

| Document ID    | Release date                                                 | Data sheet status                                   | Change notice            | Supersedes                        |  |
|----------------|--------------------------------------------------------------|-----------------------------------------------------|--------------------------|-----------------------------------|--|
| TDA5051A v.5   | 20110113                                                     | Product data sheet                                  | -                        | TDA5051A v.4                      |  |
| Modifications: | • Table 1 "Qu                                                | <u>ick reference data"</u> , T <sub>amb</sub> , amb | pient temperature:       |                                   |  |
|                | <ul> <li>Min value changed from –10 °C to –50 °C</li> </ul>  |                                                     |                          |                                   |  |
|                | <ul> <li>Max value changed from +80 °C to +100 °C</li> </ul> |                                                     |                          |                                   |  |
|                | • Table 4 "Lim                                               | niting values", T <sub>amb</sub> , ambient te       | emperature:              |                                   |  |
|                | <ul> <li>Min valu</li> </ul>                                 | e changed from -10 °C to -50                        | ) °C                     |                                   |  |
|                | <ul> <li>Max value changed from +80 °C to +100 °C</li> </ul> |                                                     |                          |                                   |  |
|                |                                                              | aracteristics", descriptive line 40 °C to +85 °C"   | below title is changed f | from " $T_{amb} = 0$ °C to 70 °C" |  |
| TDA5051A v.4   | 00400704                                                     |                                                     |                          |                                   |  |
| 1 DAJUJ 1A V.4 | 20100701                                                     | Product data sheet                                  | -                        | TDA5051A v.3                      |  |
| TDA5051A v.3   | 20100701                                                     | Product data sheet Preliminary data sheet           | -                        | TDA5051A v.3<br>TDA5051A v.2      |  |
|                |                                                              |                                                     | -                        |                                   |  |

Downloaded from Arrow.com.

**Product data sheet** 

### 19. Legal information

#### 19.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 19.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 19.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or

malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

TDA5051A

27 of 29

#### Home automation modem

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the

product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

#### 19.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 20. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

# **TDA5051A**

#### Home automation modem

## 21. Contents

| 1     | General description       | . 1 |
|-------|---------------------------|-----|
| 2     | Features and benefits     | . 1 |
| 3     | Applications              | . 1 |
| 4     | Quick reference data      | . 2 |
| 5     | Ordering information      | . 2 |
| 6     | Block diagram             | . 3 |
| 7     | Pinning information       |     |
| 7.1   | Pinning                   | . 4 |
| 7.2   | Pin description           |     |
| 8     | Functional description    | . 5 |
| 8.1   | Transmission mode         | . 5 |
| 8.2   | Reception mode            |     |
| 8.3   | Data format               |     |
| 8.3.1 | Transmission mode         |     |
| 8.3.2 | Reception mode            |     |
| 8.4   | Power-down mode           |     |
| 9     | Limiting values           |     |
| 10    | Characteristics           |     |
| 11    | Timing                    | 11  |
| 11.1  | Configuration for clock   | 11  |
| 11.2  | Timing diagrams           | 13  |
| 12    | Application information   | 15  |
| 13    | Test information          | 20  |
| 14    | Package outline           | 22  |
| 15    | Handling information      | 23  |
| 16    | Soldering of SMD packages | 23  |
| 16.1  | Introduction to soldering | 23  |
| 16.2  | Wave and reflow soldering | 23  |
| 16.3  | Wave soldering            |     |
| 16.4  | Reflow soldering          | 24  |
| 17    | Abbreviations             |     |
| 18    | Revision history          | 26  |
| 19    | Legal information         | 27  |
| 19.1  | Data sheet status         | 27  |
| 19.2  | Definitions               | 27  |
| 19.3  | Disclaimers               |     |
| 19.4  | Trademarks                |     |
| 20    | Contact information       | 28  |
| 21    | Contents                  | 29  |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2011.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 13 January 2011 Document identifier: TDA5051A