| LTR                                                                                            |                        |                                                 |     |                                           |                                                |                                  |        |         |                                                                                                                 |   |   |          |       |       |        |                 |    |      |       |    |
|------------------------------------------------------------------------------------------------|------------------------|-------------------------------------------------|-----|-------------------------------------------|------------------------------------------------|----------------------------------|--------|---------|-----------------------------------------------------------------------------------------------------------------|---|---|----------|-------|-------|--------|-----------------|----|------|-------|----|
|                                                                                                |                        |                                                 |     |                                           |                                                | DESCF                            | RIPTIO | N       |                                                                                                                 |   |   |          | DA    | TE (Y | R-MO-I | DA)             |    | APPI | ROVED | )  |
| A Update boiler throughout j                                                                   |                        |                                                 |     | ate to MIL-PRF-38535 requirements. Editok |                                                |                                  |        | Editori | rial changes                                                                                                    |   |   | 03-07-28 |       |       |        | Thanh V. Nguyen |    |      |       |    |
|                                                                                                |                        |                                                 |     |                                           |                                                |                                  |        |         |                                                                                                                 |   |   |          |       |       |        |                 |    |      |       |    |
| REV<br>SHEET                                                                                   |                        |                                                 |     |                                           |                                                |                                  |        |         |                                                                                                                 |   |   |          |       |       |        |                 |    |      |       |    |
| REV                                                                                            |                        |                                                 |     |                                           |                                                |                                  |        |         |                                                                                                                 |   |   |          |       |       |        |                 |    |      |       |    |
| SHEET<br>REV STATUS                                                                            |                        |                                                 |     | REV                                       | <u>,                                      </u> |                                  | A      | Α       | Α                                                                                                               | Α | A | Α        | A     | A     | A      | А               | А  |      |       |    |
| OF SHEETS                                                                                      |                        |                                                 |     | SHE                                       |                                                |                                  | 1      | 2       | 3                                                                                                               | 4 | 5 | 6        | 7     | 8     | 9      | 10              | 11 |      |       |    |
| PMIC N/A                                                                                       |                        |                                                 |     | PRE                                       | PAREI                                          |                                  | T. Gau | uder    |                                                                                                                 |   | D | EFEN     | SE SI |       |        |                 |    |      | us    | _1 |
| MICRO                                                                                          | NDAR<br>OCIRC<br>AWING | UIT                                             |     | CHE                                       | CKED                                           |                                  | Monnin |         |                                                                                                                 | - |   |          |       |       |        | cc.dla          |    |      |       |    |
| THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS AND AGENCIES OF THE DEPARTMENT OF DEFENSE |                        | E                                               | APP | ROVE                                      |                                                | el A. Fry                        | /e     |         | MICROCIRCUIT, DIGITAL, ADVANCED CMOS,<br>DUAL 4-INPUT MULTIPLEXER, TTL<br>COMPATIBLE INPUTS, MONOLITHIC SILICON |   |   |          |       |       |        |                 |    |      |       |    |
|                                                                                                |                        |                                                 |     | DRA                                       | WING                                           |                                  |        | DATE    |                                                                                                                 |   |   |          |       |       |        |                 |    |      |       |    |
| AMSC N/A                                                                                       |                        | DRAWING APPROVAL DATE 89-04-03 REVISION LEVEL A |     |                                           |                                                | SIZE CAGE CODE <b>5962-87698</b> |        |         |                                                                                                                 |   |   |          |       |       |        |                 |    |      |       |    |

5962-E362-03

## 1. SCOPE

- 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A.
  - 1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example:



1.2.1 <u>Device types</u>. The device types identify the circuit function as follows:

| Device type | Generic number | Circuit function                                |
|-------------|----------------|-------------------------------------------------|
| 01          | 54ACT153       | Dual 4-input multiplexer, TTL compatible inputs |

1.2.2 <u>Case outlines</u>. The case outlines are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style         |
|----------------|------------------------|------------------|-----------------------|
| Е              | GDIP1-T16 or CDIP2-T16 | 16               | Dual-in-line          |
| F              | GDFP2-F16 or CDFP3-F16 | 16               | Flat pack             |
| 2              | CQCC1-N20              | 20               | Leadless-chip-carrier |

- 1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A.
- 1.3 Absolute maximum ratings. 1/ 2/

| Supply voltage range (V <sub>CC</sub> )                                  | -0.5 V dc to + 6.0 V dc                            |
|--------------------------------------------------------------------------|----------------------------------------------------|
| DC input voltage range (V <sub>IN</sub> )                                | $-0.5 \text{ V dc to V}_{CC} + 0.5 \text{ V dc}$   |
| DC output voltage range (V <sub>OUT</sub> )                              | $-0.5 \text{ V}$ dc to $V_{CC} + 0.5 \text{ V}$ dc |
| DC clamp current (I <sub>IK</sub> , I <sub>OK</sub> )                    | ±20 mA                                             |
| DC output current (I <sub>OUT</sub> ) (per pin)                          | ±50 mA                                             |
| DC V <sub>CC</sub> or GND current (I <sub>CC</sub> or I <sub>GND</sub> ) | ±100 mA                                            |
| Storage temperature range (T <sub>STG</sub> )                            | -65°C to +150°C                                    |
| Maximum power dissipation (P <sub>D</sub> )                              | 500 mW                                             |
| Lead temperature (soldering, 10 seconds)                                 | +300°C                                             |
| Thermal resistance, junction-to-case (θ <sub>JC</sub> )                  | See MIL-STD-1835                                   |
| Junction temperature (T <sub>J</sub> )                                   | +175°C <u>3</u> /                                  |
|                                                                          |                                                    |

1.4 Recommended operating conditions. 2/

| Supply voltage range (V <sub>CC</sub> )Input voltage range (V <sub>IN</sub> ) |                |
|-------------------------------------------------------------------------------|----------------|
| Output voltage range (V <sub>OUT</sub> )                                      |                |
| Case operating temperature range (T <sub>C</sub> )                            | 55°C to +125°C |
| Input rise and fall rate (Δt/ΔV):                                             |                |
| $V_{CC} = 4.5 \text{ V}, V_{CC} = 5.5 \text{ V}$                              | 0 to 8 ns/V    |

- 1/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.
- 2/ Unless otherwise specified, all voltages are referenced to ground.
- 3/ Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                     | 5962-87698 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET 2    |

### 2 APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation.

### **SPECIFICATION**

#### DEPARTMENT OF DEFENSE

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

## **STANDARDS**

### DEPARTMENT OF DEFENSE

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

### **HANDBOOKS**

### **DEPARTMENT OF DEFENSE**

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

## 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein.
  - 3.2.1 <u>Case outlines</u>. The case outlines shall be in accordance with 1.2.2 herein.
  - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Truth table. The truth table shall be as specified on figure 2.
  - 3.2.4 Logic diagram. The logic diagram shall be as specified on figure 3.
  - 3.2.5 Switching waveforms and test circuit. The switching waveforms and test circuit shall be as specified on figure 4.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                     | 5962-87698 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET 3    |

- 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I.
- 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103 (see 6.6 herein). For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device.
- 3.5.1 <u>Certification/compliance mark</u>. A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used.
- 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 and QML-38535 (see 6.6 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change</u>. Notification of change to DSCC-VA shall be required in accordance with MIL-PRF-38535, appendix A.
- 3.9 <u>Verification and review</u>. DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.

| STANDARD             |
|----------------------|
| MICROCIRCUIT DRAWING |

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000

| SIZE<br><b>A</b> |                     | 5962-87698 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>A | SHEET 4    |

|                                                           |                            | TABLE I. Electrical pe                                                                                                                  | erformance characte      | ristics. |                |      |    |
|-----------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------|----------------|------|----|
| Test and MIL-STD-883                                      | Symbol                     | Test con<br>-55°C ≤ T <sub>C</sub>                                                                                                      | Group A subgroups        | Limi     | its <u>2</u> / | Unit |    |
| test method 1/                                            |                            | $4.5 \text{ V} \leq \text{V}_{CC} \leq 5.5 \text{ V}$ unless otherwise specified                                                        |                          |          | Min            | Max  |    |
| High-level output voltage 3006                            | V <sub>OH</sub>            | $V_{IN} = 2.0 \text{ V or } 0.8 \text{ V}$                                                                                              | $V_{CC} = 4.5 \text{ V}$ | 1, 2, 3  | 4.4            |      | V  |
| 3006                                                      | <u>3</u> /                 | Ι <sub>ΟΗ</sub> = -50 μΑ                                                                                                                | $V_{CC} = 5.5 \text{ V}$ |          | 5.4            |      |    |
|                                                           | _                          | $V_{IN} = 2.0 \text{ V or } 0.8 \text{ V}$<br>$I_{OH} = -24 \text{ mA}$                                                                 | $V_{CC} = 4.5 \text{ V}$ |          | 3.7            |      |    |
|                                                           |                            | 5                                                                                                                                       | $V_{CC} = 5.5 \text{ V}$ | _        | 4.7            |      |    |
|                                                           |                            | V <sub>IN</sub> = 2.0 V or 0.8 V<br>I <sub>OH</sub> = -50 mA                                                                            | V <sub>CC</sub> = 5.5 V  |          | 3.85           |      |    |
| Low-level output voltage                                  | V <sub>OL</sub>            | $V_{IN} = 2.0 \text{ V or } 0.8 \text{ V}$                                                                                              | $V_{CC} = 4.5 \text{ V}$ | 1, 2, 3  |                | 0.1  | V  |
| 3007                                                      | <u>3</u> /                 | I <sub>OL</sub> = 50 μA                                                                                                                 | $V_{CC} = 5.5 \text{ V}$ |          |                | 0.1  |    |
|                                                           | <u>si</u>                  | V <sub>IN</sub> = 2.0 V or 0.8 V                                                                                                        | $V_{CC} = 4.5 \text{ V}$ |          |                | 0.5  |    |
|                                                           |                            | I <sub>OL</sub> = 24 mA                                                                                                                 | $V_{CC} = 5.5 \text{ V}$ |          |                | 0.5  |    |
|                                                           |                            | $V_{IN} = 2.0 \text{ V or } 0.8 \text{ V}$<br>$I_{OL} = 50 \text{ mA}$                                                                  | $V_{CC} = 5.5 \text{ V}$ |          |                | 1.65 |    |
| High-level input voltage                                  | V <sub>IH</sub>            |                                                                                                                                         | $V_{CC} = 4.5 \text{ V}$ | 1, 2, 3  | 2.0            |      | V  |
|                                                           | <u>4</u> /                 |                                                                                                                                         | $V_{CC} = 5.5 \text{ V}$ |          | 2.0            |      |    |
| Low-level input voltage                                   | V <sub>IL</sub>            |                                                                                                                                         | $V_{CC} = 4.5 \text{ V}$ | 1, 2, 3  |                | 0.8  | V  |
|                                                           | <u>4</u> /                 |                                                                                                                                         | $V_{CC} = 5.5 \text{ V}$ |          |                | 0.8  |    |
| Input leakage<br>current low<br>3009                      | I <sub>IL</sub>            | V <sub>IN</sub> = 0.0 V                                                                                                                 | $V_{CC} = 5.5 \text{ V}$ | 1, 2, 3  |                | -1.0 | μΑ |
| Input leakage<br>current high<br>3010                     | I <sub>IH</sub>            | V <sub>IN</sub> = 5.5 V                                                                                                                 | V <sub>CC</sub> = 5.5 V  | 1, 2, 3  |                | 1.0  |    |
| Quiescent<br>supply current<br>delta, TTL<br>input levels | Δl <sub>CC</sub> 5/        | $V_{CC} = 5.5 \text{ V}$ For input under test, $V_{IN} = V_{CC} - 2.1 \text{ V}$ For all other inputs, $V_{IN} = V_{CC} \text{ or GND}$ |                          | 1, 2, 3  |                | 1.6  | mA |
| Quiescent supply current                                  | I <sub>CCH</sub>           | $V_{IN} = V_{CC}$ or GND                                                                                                                |                          | 1, 2, 3  |                | 160  | μΑ |
| 3005                                                      | I <sub>CCL</sub>           | $V_{CC} = 5.5 \text{ V}$ $I_{OUT} = 0.0 \text{ mA}$                                                                                     |                          |          |                | 160  |    |
| Input capacitance<br>3012                                 | C <sub>IN</sub>            | See 4.3.1c                                                                                                                              |                          | 4        |                | 8.0  | pF |
| Power dissipation capacitance                             | C <sub>PD</sub> <u>6</u> / | See 4.3.1c                                                                                                                              |                          | 4        |                | 70.0 | pF |
| Functional tests<br>3014                                  | <u>7</u> /                 | Tested at $V_{CC} = 4.5 \text{ V}$ a $V_{CC} = 5.5 \text{ V}$ , see 4.3.10                                                              |                          | 7, 8     | L              | Н    |    |

See footnotes at end of table.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                     | 5962-87698 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET 5    |

| Test and<br>MIL-STD-883    | Symbol               | Test conditions<br>$-55^{\circ}\text{C} \le T_{\text{C}} \le +125^{\circ}\text{C}$ | Group A<br>subgroups | Lim | its <u>2</u> / | Unit |
|----------------------------|----------------------|------------------------------------------------------------------------------------|----------------------|-----|----------------|------|
| test method 1/             |                      | $4.5 \text{ V} \le \text{V}_{CC} \le 5.5 \text{ V}$ unless otherwise specified     |                      | Min | Max            |      |
| Propagation delay time,    | t <sub>PHL1</sub>    | $V_{CC} = 4.5 \text{ V}$ $C_L = 50 \text{ pF}$ $R_L = 500\Omega$                   | 9                    | 1.0 | 9.5            | ns   |
| In to Zn<br>3003           | <u>8</u> /           |                                                                                    | 10, 11               | 1.0 | 12.0           |      |
|                            | t <sub>PLH1</sub>    | See figure 4                                                                       | 9                    | 1.0 | 9.5            | ns   |
|                            | <u>8</u> /           |                                                                                    | 10, 11               | 1.0 | 12.5           |      |
| Propagation delay time,    | t <sub>PHL2</sub>    |                                                                                    | 9                    | 1.0 | 11.5           | ns   |
| Sn to Zn<br>3003           | <u>8</u> /           |                                                                                    | 10, 11               | 1.0 | 14.5           |      |
|                            | t <sub>PLH2</sub>    |                                                                                    | 9                    | 1.0 | 11.5           | ns   |
|                            | <u>8</u> /           |                                                                                    | 10, 11               | 1.0 | 15.0           |      |
| Propagation delay time,    | t <sub>PHL3</sub>    |                                                                                    | 9                    | 1.0 | 9.5            | ns   |
| output enable,<br>En to Zn | <u>8</u> /           |                                                                                    | 10, 11               | 1.0 | 11.5           |      |
| 3003                       | t <sub>PLH3</sub> 8/ |                                                                                    | 9                    | 1.0 | 10.5           | ns   |
|                            | <u>o</u> ,           |                                                                                    | 10, 11               | 1.0 | 13.5           |      |

- 1/ For tests not listed in the referenced MIL-STD-883 (e.g.  $\Delta I_{CC}$ ), utilize the general test procedure under the conditions listed herein. All inputs and outputs shall be tested, as applicable, to the tests in table I herein.
- 2/ For negative and positive voltage and current values, the sign designates the potential difference in reference to GND and the direction of current flow, respectively; and the absolute value of the magnitude, not the sign, is relative to the minimum and maximum limits, as applicable, listed herein.
- 3/ V<sub>OH</sub> and V<sub>OL</sub> shall be tested at V<sub>CC</sub> = 4.5 V. V<sub>OH</sub> and V<sub>OL</sub> are guaranteed, if not tested, for V<sub>CC</sub> = 5.5 V. Limits shown apply to operation at V<sub>CC</sub> = 5.0 V ±0.5 V. Transmission driving tests are performed at V<sub>CC</sub> = 5.5 V with a 2 ms duration maximum.
- $\underline{4}$ /  $V_{IH}$  and  $V_{IL}$  tests are not required, and shall be applied as forcing functions for  $V_{OH}$  and  $V_{OL}$  tests.
- 5/ This test may be performed either one input at a time (preferred method) or with all input pins simultaneously at  $V_{IN} = V_{CC}$  2.1 V (alternate method). Classes Q and V shall use the preferred method. When the test is performed using the alternate test method, the maximum limits are equal to the number of inputs at a high TTL input level times 1.6 mA; and the preferred method and limits are guaranteed.
- Power dissipation capacitance ( $C_{PD}$ ) determines the no load dynamic power consumption,  $P_D = (C_{PD} + C_L) (V_{CC} \times V_{CC}) f + (I_{CC} \times V_{CC}) + (n \times d \times \Delta I_{CC} \times V_{CC}).$  The dynamic current consumption,  $I_S = (C_{PD} + C_L) V_{CC} f + I_{CC} + n \times d \times \Delta I_{CC}.$  For both  $P_D$  and  $I_S$ , n is the number of device inputs at TTL levels, f is the frequency of the input signal, and d is the duty cycle of the input signal.
- 7/ Tests shall be performed in sequence, attributes data only. Functional tests shall include the truth table and other logic patterns used for fault detection. The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 2 herein. Functional tests shall be performed in sequence as approved by the qualifying activity on qualified devices. For V<sub>OLIT</sub> measurements, L ≤ 0.8 V and H ≥ 2.0 V.
- AC limits at  $V_{CC} = 5.5$  V are equal to limits at  $V_{CC} = 4.5$  V and guaranteed by testing at  $V_{CC} = 4.5$  V. The minimum ac limits are guaranteed for  $V_{CC} = 5.5$  V by guardbanding the  $V_{CC} = 4.5$  V limits to 1.5 ns minimum.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                     | 5962-87698 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET 6    |

| Device type     | 01              |          |  |
|-----------------|-----------------|----------|--|
| Case outlines   | E and F         | 2        |  |
| Terminal number | Termina         | l symbol |  |
| 1               | <u> </u>        | NC       |  |
| 2               | S1              | Ea       |  |
| 3               | l3a             | S1       |  |
| 4               | l2a             | l3a      |  |
| 5               | l1a             | I2a      |  |
| 6               | I0a             | NC       |  |
| 7               | Za              | l1a      |  |
| 8               | GND             | I0a      |  |
| 9               | Zb              | Za       |  |
| 10              | l0b             | GND      |  |
| 11              | l1b             | NC       |  |
| 12              | l2b             | Zb       |  |
| 13              | l3b             | I0b      |  |
| 14              | S0              | I1b      |  |
| 15              | Eb              | l2b      |  |
| 16              | V <sub>CC</sub> | NC       |  |
| 17              |                 | I3b      |  |
| 18              |                 | S0       |  |
| 19              |                 | Eb       |  |
| 20              |                 | $V_{CC}$ |  |

NC = No connection

FIGURE 1. <u>Terminal connections</u>.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                     | 5962-87698 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET 7    |

|    | Inputs |    |    |    |    | Output |   |
|----|--------|----|----|----|----|--------|---|
| S0 | S1     | 10 | I1 | 12 | 13 | ш      | Z |
| Х  | Х      | Х  | Х  | X  | Х  | Н      | L |
| L  | L      | L  | Х  | X  | Х  | L      | L |
| L  | L      | Н  | Х  | X  | Х  | L      | Н |
| Н  | L      | X  | L  | X  | Х  | L      | L |
| Н  | L      | Χ  | Н  | X  | Х  | L      | Н |
| L  | Н      | X  | Х  | L  | Х  | L      | L |
| L  | Н      | X  | Х  | Н  | Х  | L      | Н |
| Н  | Н      | X  | Х  | X  | L  | L      | L |
| Н  | Н      | Χ  | Χ  | Χ  | Н  | L      | Н |

H = High voltage levelL = Low voltage levelX = Immaterial

FIGURE 2. Truth table.



FIGURE 3. Logic diagram.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                     | 5962-87698 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET 8    |



# NOTES:

- 1.  $C_L = 50$  pF minimum or equivalent (includes test jig and probe capacitance).
- 2.  $R_T = 50\Omega$  or equivalent.  $R_L = 500\Omega$  or equivalent.
- 3. Input signal from pulse generator:  $V_{IN} = 0.0 \text{ V}$  to 3.0 V; PRR  $\leq$  10 MHz;  $t_r \leq$  3 ns;  $t_f \leq$  3 ns;
- 4. Timing parameters shall be tested at a minimum input frequency of 1 MHz.
- 5. Outputs are measured one at a time with one output per measurement.

FIGURE 4. Switching waveforms and test circuit - Continued

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                     | 5962-87698 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET 9    |

### 4. QUALITY ASSURANCE PROVISIONS

- 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply:
  - a. Burn-in test, method 1015 of MIL-STD-883.
    - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883.
    - (2)  $T_A = +125^{\circ}C$ , minimum.
  - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.
- 4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply.
  - 4.3.1 Group A inspection.
    - Tests shall be as specified in table II herein.
    - b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted.
    - c. Subgroup 4 (C<sub>IN</sub> and C<sub>PD</sub> measurements) shall be measured only for the initial test and after process or design changes which may affect input capacitance. Test all applicable pins on 5 devices with zero failures.
    - d. Subgroup 7 and 8 shall verify the truth table as specified in figure 2 herein.
  - 4.3.2 Groups C and D inspections.
    - a. End-point electrical parameters shall be as specified in table II herein.
    - b. Steady-state life test conditions, method 1005 of MIL-STD-883.
      - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
      - (2)  $T_A = +125^{\circ}C$ , minimum.
      - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-87698 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET 10   |

### TABLE II. Electrical test requirements.

| MIL-STD-883 test requirements                                | Subgroups<br>(in accordance with<br>MIL-STD-883, method 5005,<br>table I) |
|--------------------------------------------------------------|---------------------------------------------------------------------------|
| Interim electrical parameters (method 5004)                  |                                                                           |
| Final electrical test parameters (method 5004)               | 1/ 1, 2, 3, 7, 8, 9                                                       |
| Group A test requirements (method 5005)                      | 1, 2, 3, 4, 7, 8, 9, 10, 11                                               |
| Groups C and D end-point electrical parameters (method 5005) | 1, 2, 3                                                                   |

1/ PDA applies to subgroup 1.

### 5. PACKAGING

5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A.

### 6. NOTES

- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
- 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.4 <u>Record of users</u>. Military and industrial users shall inform Defense Supply Center Columbus when a system application requires configuration control and the applicable SMD. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544.
- 6.5 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43216-5000, or telephone (614) 692-0547.
- 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-HDBK-103 and QML-38535. The vendors listed in MIL-HDBK-103 and QML-38535 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                     | 5962-87698 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET 11   |

## STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 03-07-28

Approved sources of supply for SMD 5962-87698 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535.

| Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / |
|----------------------------------------------------|--------------------------|-------------------------------------|
| 5962-8769801EA                                     | 27014                    | 54ACT153DMQB                        |
| 5962-8769801FA                                     | 27014                    | 54ACT153FMQB                        |
| 5962-87698012A                                     | 27014                    | 54ACT153LMQB                        |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the Vendor to determine its availability.
- <u>2</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.

Vendor CAGE <u>number</u>

27014

Vendor name and address

National Semiconductor 2900 Semiconductor Drive P.O. Box 58090 Santa Clara, CA 95052-8090

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.