| LTR                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | REVISIONS               |             |       |         |         |       |         |        |         |         |                                |         |      |   |      |          |      |       |        |        |          |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------|-------|---------|---------|-------|---------|--------|---------|---------|--------------------------------|---------|------|---|------|----------|------|-------|--------|--------|----------|
| REV                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | LTR                     | DESCRIPTION |       |         |         |       |         |        |         |         | DATE (YR-MO-DA)                |         |      |   | APPF | ROVED    | l    |       |        |        |          |
| REV                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | А                       |             |       |         | test ch | anges | in form | at and | require | ements. | . Editor                       | al char | nges |   | 05-0 | 07-15    |      | F     | Raymor | nd Mon | nin      |
| SHEET                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | THE ORIGINAL            | . FIRST     | ΓPAGE | : OF TH | ilS DR  | AWING | G HAS   | BEEN   | REPLA   | ACED.   |                                |         |      |   |      |          |      |       |        |        |          |
| REV                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                         |             |       |         |         |       |         |        |         |         |                                |         |      |   |      |          |      |       |        |        |          |
| REV   STATUS   OF SHEETS   SHEET   1   2   3   4   5   6   7   8   9   10   11   12   12   12   12   14   15   15   15   15   15   15   15                                                                                                                                                                                                                                                                                                                                |                         |             |       |         |         |       |         |        |         |         |                                |         |      |   |      |          |      |       |        |        |          |
| REV   A   A   A   A   A   A   A   A   A                                                                                                                                                                                                                                                                                                                                                                                                                                   |                         |             |       |         |         |       |         |        |         |         |                                |         |      |   |      |          |      |       |        |        |          |
| OF SHEETS                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                         |             |       |         | 5       | ,     |         |        | _       | .       |                                |         |      |   |      |          |      |       |        |        |          |
| PREPARED BY  Larry T. Gauder  CHECKED BY MICROCIRCUIT DRAWING  THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS AND AGENCIES OF THE DEPARTMENT OF DEFENSE  AMSC N/A  PREPARED BY  Larry T. Gauder  CHECKED BY Tim H. Noh  APPROVED BY D. R. Cool  DRAWING APPROVAL DATE 91-08-26  MICROCIRCUIT, DIGITAL, BIPOLAR, ADVANCE SCHOTTKY, TTL, OCTAL EDGE- TRIGGERED D-TYPE FLIP-FLOP WITH CLOCK ENABLE, MONOLITHIC SILICON  REVISION LEVEL A  SIZE CAGE CODE A  5962-90910 |                         |             |       |         |         |       |         |        |         | 1       | <del> </del>                   |         |      |   |      | -        | +    |       |        |        |          |
| STANDARD MICROCIRCUIT DRAWING  THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS AND AGENCIES OF THE DEPARTMENT OF DEFENSE  AMSC N/A  Larry T. Gauder  CHECKED BY Tim H. Noh  APPROVED BY D. R. Cool  DRAWING APPROVAL DATE 91-08-26  MICROCIRCUIT, DIGITAL, BIPOLAR, ADVANCE SCHOTTKY, TTL, OCTAL EDGE- TRIGGERED D-TYPE FLIP-FLOP WITH CLOCK ENABLE, MONOLITHIC SILICON  SIZE CAGE CODE A  67268  5962-90910                                                         |                         |             |       |         |         |       | ) PV    |        |         | ا<br>ا  | 4                              | 5       | Ö    | ′ | ď    | <u> </u> | 10   | 11    | 12     |        | <u> </u> |
| MICROCIRCUIT DRAWING  APPROVED BY  THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS AND AGENCIES OF THE DEPARTMENT OF DEFENSE  AMSC N/A  TIM H. Noh  APPROVED BY  D. R. Cool  DRAWING APPROVAL DATE 91-08-26  MICROCIRCUIT, DIGITAL, BIPOLAR, ADVANCE SCHOTTKY, TTL, OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLOCK ENABLE, MONOLITHIC SILICON  REVISION LEVEL A  SIZE CAGE CODE A  67268  5962-90910                                                               | riviio IV/A             |             |       |         |         |       |         |        |         |         | DEFENSE SUPPLY CENTER COLUMBUS |         |      |   |      |          |      |       |        |        |          |
| THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS AND AGENCIES OF THE DEPARTMENT OF DEFENSE  AMSC N/A  THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENT OF DEFENSE  AND AGENCIES OF THE DRAWING APPROVAL DATE  91-08-26  MICROCIRCUIT, DIGITAL, BIPOLAR, ADVANCE SCHOTTKY, TTL, OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLOCK ENABLE, MONOLITHIC SILICON  REVISION LEVEL A  SIZE CAGE CODE A  67268  5962-90910                                                  |                         |             |       |         | CHE     | CKED  | BY      |        |         |         | 1                              |         | C    |   |      |          |      |       |        |        |          |
| THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS AND AGENCIES OF THE DEPARTMENT OF DEFENSE  AMSC N/A  THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENT OF DEFENSE  D. R. Cool  MICROCIRCUIT, DIGITAL, BIPOLAR, ADVANCE SCHOTTKY, TTL, OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLOCK ENABLE, MONOLITHIC SILICON  REVISION LEVEL A  SIZE CAGE CODE A  67268  5962-90910                                                                                           | MICROCIRCUIT Tim H. Noh |             |       |         |         |       |         | http   | )://wv  | vw.ds   | scc.dl                         | a.mil   |      |   |      |          |      |       |        |        |          |
| FOR USE BY ALL DEPARTMENTS AND AGENCIES OF THE DEPARTMENT OF DEFENSE  AMSC N/A  AMSC N/A  D. R. Cool  MICKOCIRCUIT, DIGITAL, BIPOLAR, ADVANCE SCHOTTKY, TTL, OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLOCK ENABLE, MONOLITHIC SILICON  REVISION LEVEL A  SIZE CAGE CODE A  67268  5962-90910                                                                                                                                                                           |                         |             |       |         | APP     | ROVE  | D BY    |        |         |         |                                |         |      |   |      |          |      |       |        |        |          |
| AMSC N/A  REVISION LEVEL  A  A  A  BENABLE, MONOLITHIC SILICON  SIZE CAGE CODE A  67268  5962-90910                                                                                                                                                                                                                                                                                                                                                                       | FOR USE BY ALL          |             | D. R. | . Cool  |         |       |         |        |         |         |                                |         |      |   |      |          |      | E-    |        |        |          |
| A 67268 5962-90910                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                         |             |       |         | DRA     | WING  |         |        | ATE     |         |                                |         |      |   |      |          |      |       | TH CI  | LOCK   | (        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | AMSC N/A                |             |       | REV     | ISION   |       |         |        |         |         |                                |         |      |   |      | !        | 5962 | -9091 | 0      |        |          |
| SHEET 1 OF 12                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                         |             |       |         |         |       |         |        |         |         | SHE                            | ET      |      |   |      | 1        |      |       |        |        |          |

DSCC FORM 2233 APR 97

#### 1. SCOPE

- 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels is reflected in the PIN.
  - 1.2 PIN. The PIN is as shown in the following example:



- 1.2.1 <u>RHA designator</u>. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 <u>Device type</u>. The device type identifies the circuit function as follows:

| Device type | Generic number | Circuit function                                        |
|-------------|----------------|---------------------------------------------------------|
| 01          | 54F377         | Octal edge-triggered D-type flip-flop with clock enable |

1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows:

| <u>Device class</u> | Device requirements documentation                                                                                                                         |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| М                   | Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A |
| Q or V              | Certification and qualification to MIL-PRF-38535                                                                                                          |

1.2.4 <u>Case outlines</u>. The case outlines are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style       |
|----------------|------------------------|------------------|---------------------|
| R              | GDIP1-T20 or CDIP2-T20 | 20               | dual-in-line        |
| S              | GDFP2-F20 or CDFP3-F20 | 20               | flat                |
| 2              | CQCC1-N20              | 20               | square chip carrier |

1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.

## 1.3 Absolute maximum ratings. 1/

## 1.4 Recommended operating conditions.

| Supply voltage range ( $V_{CC}$ )                                                                                                                                                | +4.5 V dc to +5.5 V dc<br>2.0 V dc<br>0.8 V dc |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|
| High, (CE to CP)                                                                                                                                                                 | 4.0 ns                                         |
| Low, (CE to CP)                                                                                                                                                                  | 5.0 ns                                         |
| High, (Dn to CP)                                                                                                                                                                 | 3.5 ns<br>4.0 ns                               |
| Minimum hold time (t <sub>H</sub> ):                                                                                                                                             |                                                |
| High, (CE to CP)                                                                                                                                                                 | 1.5 ns                                         |
| Low, (CE to CP)                                                                                                                                                                  | 2.5 ns                                         |
| Minimum hold time $(t_H)$ :  High or low, (Dn to CP)  Minimum clock pulse witdth $(t_W)$ :                                                                                       | 1.0 ns                                         |
| High or low (CP)                                                                                                                                                                 | 5.0 ns                                         |
| Maximum clock frequency (F <sub>max</sub> ): $V_{CC} = 5.0 \text{ V dc at } +25^{\circ}\text{C}$ $V_{CC} = 4.5 \text{ to } 5.5 \text{ V dc at } -55^{\circ}/125^{\circ}\text{C}$ | 100 MHz<br>85 MHz                              |
| Case temperature range (T <sub>C</sub> )                                                                                                                                         | -55°C to +125°C                                |

 $<sup>\</sup>underline{2}$ / Maximum power dissipation is defined as  $V_{CC} \times I_{CC}$  and must withstand the added  $P_D$  due to short-circuit output test (e.g.,  $I_{OS}$ ).

|                                                             | 1                |                  |            |
|-------------------------------------------------------------|------------------|------------------|------------|
| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                  | 5962-90910 |
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL A | SHEET 2    |

<sup>1/</sup> Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.

### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

#### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 -- Integrated Circuits, Manufacturing, General Specification for.

### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

#### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 -- List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <a href="http://assist.daps.dla.mil/quicksearch">http://assist.daps.dla.mil/quicksearch</a>/ or <a href="www.dodssp.daps.mil">www.dodssp.daps.mil</a> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M.
  - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein.
  - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Truth table. The truth table shall be as specified on figure 2.
  - 3.2.4 Test circuit and switching waveforms. The test circuit and switching waveforms shall be as specified on figure 3
- 3.3 <u>Electrical performance characteristics and post-irradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and post-irradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are defined in table I.

| STANDARD                                                    | SIZE |                  |            |
|-------------------------------------------------------------|------|------------------|------------|
| MICROCIRCUIT DRAWING                                        | Α    |                  | 5962-90910 |
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |      | REVISION LEVEL A | SHEET 3    |

- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A.
- 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A.
- 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change for device class M</u>. For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change that affects this drawing.
- 3.9 <u>Verification and review for device class M.</u> For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
- 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 10 (see MIL-PRF-38535, appendix A).

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                | 5962-90910 |
|-------------------------------------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL | SHEET 4    |

# TABLE I. Electrical performance characteristics.

| Test                         | Symbol           | -55°C ≤                                            | ponditions $\leq T_C \leq +125^{\circ}C$ $\leq V_{CC} \leq +5.5 \text{ V}$ | Group A subgroups | Device<br>type | Limits |      | Unit |
|------------------------------|------------------|----------------------------------------------------|----------------------------------------------------------------------------|-------------------|----------------|--------|------|------|
|                              |                  | unless oth                                         | erwise specified                                                           |                   |                | Min    | Max  |      |
| High level output voltage    | V <sub>OH</sub>  | $V_{CC} = 4.5 \text{ V},$                          | $I_{OH} = -3 \text{ mA}$                                                   | 1, 2, 3           | All            | 2.5    |      | V    |
| Low level output voltage     | V <sub>OL</sub>  | $V_{IL} = 0.8 V,$                                  | I <sub>OL</sub> = 20 mA                                                    | 1, 2, 3           | All            |        | 0.5  | V    |
| Input clamp voltage          | V <sub>IC</sub>  | V <sub>IH</sub> = 2.0 V                            | I <sub>IC</sub> = -18 mA                                                   | 1, 2, 3           | All            |        | -1.2 | V    |
| High level input current     | I <sub>IH</sub>  | V <sub>CC</sub> = 5.5 V                            | V <sub>IN</sub> = 2.7 V                                                    | 1, 2, 3           | All            |        | 20   | μА   |
| Low level input current      | I <sub>IL</sub>  | _                                                  | V <sub>IN</sub> = 0.5 V                                                    |                   |                |        | -0.6 | mA   |
| Short-circuit output current | I <sub>OS</sub>  | V <sub>CC</sub> = 5.5 V<br><u>1</u> /              | V <sub>OUT</sub> = 0.0 V                                                   | 1, 2, 3           | All            | -60    | -150 | mA   |
| Power supply current         | I <sub>CCH</sub> | $\frac{1}{V_{CC}} = 5.5 \text{ V}$                 | V <sub>IN</sub> = 4.5 V                                                    | 1, 2, 3           | All            |        | 46   | mA   |
|                              | I <sub>CCL</sub> |                                                    | $V_{IN} = 0.0 V$                                                           |                   |                |        | 56   |      |
| Functional tests             |                  | See 4.4.1b, V <sub>C</sub>                         | <sub>CC</sub> = 4.5 V, 5.5 V                                               | 7, 8              | All            |        |      |      |
| Propagation delay time,      | t <sub>PLH</sub> | $R_L = 500\Omega,$ $C_L = 50 \text{ pF},$          | V <sub>CC</sub> = 5.0 V                                                    | 9                 | All            | 3.0    | 7.0  | ns   |
| CP to Qn                     |                  | $t_r = 2.5 \text{ ns}$<br>$t_f = 2.5 \text{ ns}$ , | V <sub>CC</sub> = 4.5 V, 5.5 V                                             | 10, 11            |                | 2.0    | 8.5  |      |
|                              | t <sub>PHL</sub> | See figure 3                                       | V <sub>CC</sub> = 5.0 V                                                    | 9                 | All            | 4.0    | 9.0  |      |
|                              |                  |                                                    | V <sub>CC</sub> = 4.5 V, 5.5 V                                             | 10, 11            |                | 3.0    | 10.5 |      |

 $<sup>\</sup>underline{1}$ / Not more than one output shall be shorted at a time, and the duration of the short-circuit should not exceed one second.

| STANDARD                       |  |  |  |  |  |
|--------------------------------|--|--|--|--|--|
| MICROCIRCUIT DRAWING           |  |  |  |  |  |
| DEFENSE SUPPLY CENTER COLUMBUS |  |  |  |  |  |
| COLUMBUS, OHIO 43218-3990      |  |  |  |  |  |

| SIZE<br><b>A</b> |                            | 5962-90910 |
|------------------|----------------------------|------------|
|                  | REVISION LEVEL<br><b>A</b> | SHEET 5    |

| Device type   | 01          |
|---------------|-------------|
| Case outlines | R, S, and 2 |
| Terminal      | Terminal    |
| number        | symbol      |
| 1             | CE          |
|               | Q0          |
| 2<br>3<br>4   |             |
| 3             | D0          |
| 4 _           | D1          |
| 5             | Q1          |
| 6             | Q2          |
| 7             | D2          |
| 8             | D3          |
| 9             | Q3          |
| 10            | GND         |
| 11            | CP          |
| 12            | Q4          |
| 13            | D4          |
| 14            | D5          |
| 15            | Q5          |
| 16            | Q6          |
| 17            | D6          |
| 18            | D7          |
| 19            | Q7          |
|               | Q'          |
| 20            | $V_{CC}$    |

NC = No connection

FIGURE 1. Terminal connections.

|                | Inputs |    |    | Output    |
|----------------|--------|----|----|-----------|
| Operating mode | СР     | CE | Dn | Qn        |
| Load (1)       | 7      | 1  | h  | н         |
| Load (0)       |        | I  | I  | L         |
| Hold           |        | h  | Х  | No change |

H = High voltage steady-state
h = High voltage one setup time prior to the low-to-high clock transition
L = Low voltage steady-state

I = Low voltage one setup time prior to the low-to-high clock transition

X = Irrelevant

= Low-to-high clock transition

FIGURE 2. Truth table.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-90910 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>A | SHEET 6    |





FIGURE 3. Test circuit and switching waveforms.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                            | 5962-90910 |
|-------------------------------------------------------------|------------------|----------------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br><b>A</b> | SHEET 7    |



# NOTES:

- 1.  $C_L$  includes probe and jig capacitance.

- R<sub>T</sub> = Termination resistance should be equal to Z<sub>OUT</sub> of pulse generator.
   V<sub>X</sub> = Unclocked pins must be held at ≤ 0.8 V, ≥ 2.7 V or open.
   All input pulses have the following characteristics: PRR = 1 MHz, t<sub>r</sub> = t<sub>f</sub> = 2.5 ns, duty cycle = 50 percent.
- 5. The outputs are measured one at a time with one input transition per measurement.

FIGURE 3. <u>Test circuit and switching waveforms</u> - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                  | 5962-90910 |
|-------------------------------------------------------------|------------------|------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL A | SHEET 8    |

#### 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection.
  - 4.2.1 Additional criteria for device class M.
    - a. Burn-in test, method 1015 of MIL-STD-883.
      - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015.
      - (2)  $T_A = +125^{\circ}C$ , minimum.
    - b. Interim and final electrical test parameters shall be as specified in table II herein.
  - 4.2.2 Additional criteria for device classes Q and V.
    - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - b. Interim and final electrical test parameters shall be as specified in table II herein.
    - Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.
- 4.3 <u>Qualification inspection for device classes Q and V</u>. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
- 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).

| STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                            | 5962-90910 |
|----------------------------------------------------------------------------------------|------------------|----------------------------|------------|
|                                                                                        |                  | REVISION LEVEL<br><b>A</b> | SHEET 9    |

### 4.4.1 Group A inspection.

- a. Tests shall be as specified in table II herein.
- b. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device.

TABLE II. Electrical test requirements.

| Test requirements                       | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>method 5005, table I) | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) |                      |
|-----------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------|----------------------|
|                                         | Device                                                                    | Device                                                        | Device               |
|                                         | class M                                                                   | class Q                                                       | class V              |
| Interim electrical parameters (see 4.2) |                                                                           |                                                               | 1, 7                 |
|                                         |                                                                           |                                                               |                      |
| Final electrical                        | 1, 2, 3, 7, 8, 9, 10, 11                                                  | 1, 2, 3, 7, 8, 9,                                             | 1, 2, 3, 7, 8,       |
| parameters (see 4.2)                    | <u>1</u> /                                                                | 10, 11 <u>1</u> /                                             | 9, 10, 11 <u>1</u> / |
| Group A test                            | 1, 2, 3, 7, 8, 9, 10, 11                                                  | 1, 2, 3, 7, 8, 9,                                             | 1, 2, 3, 7, 8,       |
| requirements (see 4.4)                  | , , , , , , ,                                                             | 10, 11                                                        | 9, 10, 11            |
| Group C end-point electrical            | 1, 2, 3                                                                   | 1, 2, 3                                                       |                      |
| parameters (see 4.4)                    |                                                                           |                                                               |                      |
| Group D end-point electrical            | 1, 2, 3                                                                   | 1, 2, 3                                                       | 1, 2, 3              |
| parameters (see 4.4)                    | , ,                                                                       | , ,                                                           | , ,                  |
| Group E end-point electrical            | 1, 7, 9                                                                   | 1, 7, 9                                                       | 1, 7, 9              |
| parameters (see 4.4)                    |                                                                           |                                                               | ·                    |

<sup>1/</sup> PDA applies to subgroup 1.

- 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table II herein.
- 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:
  - a. Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - b.  $T_A = +125$ °C, minimum.
  - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                  | 5962-90910  |
|-------------------------------------------------------------|------------------|------------------|-------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL A | SHEET<br>10 |

- 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table II herein.
- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).
  - a. End-point electrical parameters shall be as specified in table II herein.
  - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the post-irradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table II herein.
  - 5. PACKAGING
  - 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A.
  - 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing.
  - 6.1.2 Substitutability. Device class Q devices will replace device class M devices.
- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA , Columbus, Ohio 43218-3990, or telephone (614) 692-0547.
- 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.
  - 6.6 Sources of supply.
- 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing.
- 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                  | 5962-90910 |
|-------------------------------------------------------------|------------------|------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL A | SHEET 11   |

### STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 05-07-15

Approved sources of supply for SMD 5962-90910 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DSCC maintains an online database of all current sources of supply at <a href="http://www.dscc.dla.mii/Programs/Smcr/">http://www.dscc.dla.mii/Programs/Smcr/</a>.

| Standard             | Vendor | Vendor         |
|----------------------|--------|----------------|
| microcircuit drawing | CAGE   | similar        |
| vPIN <u>1</u> /      | number | PIN <u>2</u> / |
| 5962-9091001MRA      | 27014  | 54F377DMQB     |
| 5962-9091001MSA      | 27014  | 54F377FMQB     |
| 5962-9091001M2A      | 27014  | 54F377LMQB     |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- 2/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.

Vendor CAGEVendor namenumberand address

27014 National Semiconductor 2900 Semiconductor Drive P.O. Box 58090 Santa Clara, CA 95052-8090

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.